SlideShare a Scribd company logo
1 of 15
INTERCONNECT TIMING MODEL
PRACHI PANDEY
(16215004)
Interconnect Delay
Interconnect delay is the difference between the time a signal is first applied
to the net and the time it reaches other devices connected to that net.
It is due to the finite resistance and capacitance of the net. It is also known as
wire delay.
Wire delay = function of (Rnet, Cnet+Cpin)
This is output pin of the cell to the input pin of the next cell.
Net delay is calculated using Rs and Cs
Interconnect introduces capacitive, resistive and inductive parasites.
All three have multiple effects on the circuit behavior.
1.Interconnect parasites cause an increase in propagation delay (i.e.
it slows down working speed)
2.Interconnect parasites increase energy dissipation and affect the
power distribution.
3.Interconnect parasites introduce extra noise sources, which affect
reliability of the circuit.
Interconnect Timing Models
(1) Isochronic
• Zero delay
• Interconnect acts as capacitor
• Capacitance can be modeled by the parallel plate
capacitor model.
• All delay assigned to driving gate
Lumped Capacitor Model
• As long as the resistive component of the wire is small, and switching
frequencies are in the low to medium range, it is meaningful to consider
only the capacitive component of the wire, and to lump the distributed
capacitance into a single capacitance.
• The only impact on performance is
introduced by the loading effect of the
capacitor on the driving gate
(2)Wave propagation
• Transmission line
• Fixed delay
• Can model as different propagation delay times for different
fan-outs
Tdelay
Transmission Line Model
• When frequency of operation increases to a larger extent, rise (or fall) time of the signal
becomes comparable to time of flight of the net, then inductive effects starts dominating
over RC values.
This inductive effect is modeled by Transmission Line models. The model assumes that
the signal is a "wave" and it propagates over the medium "net".
There are two types of transmission models:
• Lossless transmission line model: This is good for Printed Circuit Board level design.
• Lossy transmission line model: This model is used for IC interconnect model.
Lumped RC Model
• If wire length is more than a few millimeters, the lumped capacitance
model is inadequate and a resistive capacitive model has to be
adopted.
• In lumped RC model the total resistance of each wire segment is
lumped into one single R, combines the global capacitive into single
capacitor C.
• Analysis of network with larger number of R and C becomes
complex as network contains many time constants (zeroes and
poles). Elmore delay model overcome such problem.
Elmore Delay Model
Properties of the network:
•Has single input node
•All the capacitors are between a node and ground.
•Network does not contain any resistive loops.
Delay at node 1: Tow d1 = R1C1
Delay at node 2: Tow d2= (R1+R2)C2
Delay at node 3: Tow d3 = (R1+R2+R3)C3
In general:τdi=R1C1+(R1+R2)C2+……..+(R1+R2+R3+…..+Ri)Ci
If R1=R2=R3=….=R
C1=C2=C3=…..C then
τdi=RC+2RC+……..+nRC
Thus Elmore delay is equivalent to the first order time constant of the network.
Assuming an interconnect wire of length L is partitioned into N identical
segments. Each segment has length L/N.
Then, τd=L/N.R.L/N.C+ 2 (L/n.r+L/N.C)+……
=(L/N)2(RC+2RC+…….+NRC)
=(L/N)2. N(N+1)or τd=RC.L2/2
Distributed RC model
• Lumped RC model is always pessimistic and distributed RC model
provides better accuracy over lumped RC model.
• But distributed RC model is complex and no closed form solution
exists. Hence distributed RC line model is not suitable for
Computer Aided Design Tools.
• The behavior of the distributed RC line can be approximated by a
lumped RC ladder network such as Elmore Delay model hence
these are used in EDA tools.
(3)Signal diffusion
• Distributed RLC parasitics
• Inertial delay
• combine with driver timing model
RLC MODEL
In the past since the design frequency was low , so the impedance (WL)
was dominated by resistance(wL<<R). So we are not caring “L”.
if we are operating at high frequency and use the wider wire that reduce the
resistivity then we have to take account the inductance into the modelling.
References
• http://asic-soc.blogspot.in/2008/10/net-delay.html
• Jan M. Rabaey, Anantha Chandrakasan and Borivoje Nikolic,
"Digital Integrated Circuits- A Design Perspective", Prentice Hall,
Second Edition
• http://www.ee.iitm.ac.in/~ee09d017/interconnect_problems_in_vlsi.
pdf
• http://www.vlsi-expert.com/2011/09/delay-interconnect-delay-
models-static.html
THANK YOU

More Related Content

What's hot

Flip Chip technology
Flip Chip technologyFlip Chip technology
Flip Chip technologyMantra VLSI
 
Timing and Design Closure in Physical Design Flows
Timing and Design Closure in Physical Design Flows Timing and Design Closure in Physical Design Flows
Timing and Design Closure in Physical Design Flows Olivier Coudert
 
Semi Custom Integrated Circuit Design
 Semi Custom Integrated Circuit Design Semi Custom Integrated Circuit Design
Semi Custom Integrated Circuit DesignDr.YNM
 
System partitioning in VLSI and its considerations
System partitioning in VLSI and its considerationsSystem partitioning in VLSI and its considerations
System partitioning in VLSI and its considerationsSubash John
 
ASIC design Flow (Digital Design)
ASIC design Flow (Digital Design)ASIC design Flow (Digital Design)
ASIC design Flow (Digital Design)Sudhanshu Janwadkar
 
Intellectual property in vlsi
Intellectual property in vlsiIntellectual property in vlsi
Intellectual property in vlsiSaransh Choudhary
 
Vlsi physical design
Vlsi physical designVlsi physical design
Vlsi physical designI World Tech
 
Stick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design RulesStick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design RulesTahsin Al Mahi
 
Vlsi interview questions compilation
Vlsi interview questions compilationVlsi interview questions compilation
Vlsi interview questions compilationRajesh M
 

What's hot (20)

Cmos design rule
Cmos design ruleCmos design rule
Cmos design rule
 
Flip Chip technology
Flip Chip technologyFlip Chip technology
Flip Chip technology
 
Timing and Design Closure in Physical Design Flows
Timing and Design Closure in Physical Design Flows Timing and Design Closure in Physical Design Flows
Timing and Design Closure in Physical Design Flows
 
Power Gating
Power GatingPower Gating
Power Gating
 
Clock Tree Synthesis.pdf
Clock Tree Synthesis.pdfClock Tree Synthesis.pdf
Clock Tree Synthesis.pdf
 
Semi Custom Integrated Circuit Design
 Semi Custom Integrated Circuit Design Semi Custom Integrated Circuit Design
Semi Custom Integrated Circuit Design
 
System partitioning in VLSI and its considerations
System partitioning in VLSI and its considerationsSystem partitioning in VLSI and its considerations
System partitioning in VLSI and its considerations
 
ASIC design Flow (Digital Design)
ASIC design Flow (Digital Design)ASIC design Flow (Digital Design)
ASIC design Flow (Digital Design)
 
VLSI Power Reduction
VLSI Power ReductionVLSI Power Reduction
VLSI Power Reduction
 
Second order effects
Second order effectsSecond order effects
Second order effects
 
Intellectual property in vlsi
Intellectual property in vlsiIntellectual property in vlsi
Intellectual property in vlsi
 
Static_Time_Analysis.pptx
Static_Time_Analysis.pptxStatic_Time_Analysis.pptx
Static_Time_Analysis.pptx
 
Floor plan & Power Plan
Floor plan & Power Plan Floor plan & Power Plan
Floor plan & Power Plan
 
VLSI TECHNOLOGY
VLSI TECHNOLOGYVLSI TECHNOLOGY
VLSI TECHNOLOGY
 
Vlsi physical design
Vlsi physical designVlsi physical design
Vlsi physical design
 
Stick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design RulesStick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design Rules
 
Rc delay modelling in vlsi
Rc delay modelling in vlsiRc delay modelling in vlsi
Rc delay modelling in vlsi
 
ZERO WIRE LOAD MODEL.pptx
ZERO WIRE LOAD MODEL.pptxZERO WIRE LOAD MODEL.pptx
ZERO WIRE LOAD MODEL.pptx
 
EMIR.pdf
EMIR.pdfEMIR.pdf
EMIR.pdf
 
Vlsi interview questions compilation
Vlsi interview questions compilationVlsi interview questions compilation
Vlsi interview questions compilation
 

Viewers also liked

water level controller using 8051 microcontroller
water level controller using 8051 microcontrollerwater level controller using 8051 microcontroller
water level controller using 8051 microcontrollerPrachi Pandey
 
Hdl based simulators
Hdl based simulatorsHdl based simulators
Hdl based simulatorsPrachi Pandey
 
Low pass filter and Integrator
Low pass filter and IntegratorLow pass filter and Integrator
Low pass filter and IntegratorGeorge Cibi
 
Class action suits -Companies Act, 2013
Class action suits -Companies Act, 2013 Class action suits -Companies Act, 2013
Class action suits -Companies Act, 2013 Prachi Wazalwar
 
Automatic water level_controller
Automatic water level_controllerAutomatic water level_controller
Automatic water level_controllerAkash Shukla
 
Water level controller
Water level controllerWater level controller
Water level controllerAmadi Uchenna
 
Embedded systems, 8051 microcontroller
Embedded systems, 8051 microcontrollerEmbedded systems, 8051 microcontroller
Embedded systems, 8051 microcontrollerAmandeep Alag
 
Microcontroller 8051
Microcontroller 8051Microcontroller 8051
Microcontroller 8051Rashmi
 
3. el ejercicio y deporte en ninos y adolescentes (1)
3. el  ejercicio y deporte en ninos y adolescentes (1)3. el  ejercicio y deporte en ninos y adolescentes (1)
3. el ejercicio y deporte en ninos y adolescentes (1)Daniwp03
 
Peinados p&amp;m para ti
Peinados p&amp;m para tiPeinados p&amp;m para ti
Peinados p&amp;m para tiastridsoler
 

Viewers also liked (13)

water level controller using 8051 microcontroller
water level controller using 8051 microcontrollerwater level controller using 8051 microcontroller
water level controller using 8051 microcontroller
 
Hdl based simulators
Hdl based simulatorsHdl based simulators
Hdl based simulators
 
Low pass filter and Integrator
Low pass filter and IntegratorLow pass filter and Integrator
Low pass filter and Integrator
 
Class action suits -Companies Act, 2013
Class action suits -Companies Act, 2013 Class action suits -Companies Act, 2013
Class action suits -Companies Act, 2013
 
Automatic water level_controller
Automatic water level_controllerAutomatic water level_controller
Automatic water level_controller
 
Water level controller
Water level controllerWater level controller
Water level controller
 
filters
filtersfilters
filters
 
Water level controller
Water level controllerWater level controller
Water level controller
 
Embedded systems, 8051 microcontroller
Embedded systems, 8051 microcontrollerEmbedded systems, 8051 microcontroller
Embedded systems, 8051 microcontroller
 
Microcontroller 8051
Microcontroller 8051Microcontroller 8051
Microcontroller 8051
 
3. el ejercicio y deporte en ninos y adolescentes (1)
3. el  ejercicio y deporte en ninos y adolescentes (1)3. el  ejercicio y deporte en ninos y adolescentes (1)
3. el ejercicio y deporte en ninos y adolescentes (1)
 
Peinados p&amp;m para ti
Peinados p&amp;m para tiPeinados p&amp;m para ti
Peinados p&amp;m para ti
 
Escenarios
EscenariosEscenarios
Escenarios
 

Similar to Interconnect timing model

The wire
The wireThe wire
The wiresdpable
 
Class06_Transmission_line_basics.ppt
Class06_Transmission_line_basics.pptClass06_Transmission_line_basics.ppt
Class06_Transmission_line_basics.pptDOAFCLF
 
Class06 transmission line_basics
Class06 transmission line_basicsClass06 transmission line_basics
Class06 transmission line_basicss.p.c.e.t.
 
Nptel cad2-06 capcitances
Nptel cad2-06 capcitancesNptel cad2-06 capcitances
Nptel cad2-06 capcitanceschenna_kesava
 
Si Intro(100413)
Si Intro(100413)Si Intro(100413)
Si Intro(100413)imsong
 
1999 si pi_dws_training_course
1999 si pi_dws_training_course1999 si pi_dws_training_course
1999 si pi_dws_training_coursePiero Belforte
 
Carbon nano tube based delay model for high speed energy efficient on chip da...
Carbon nano tube based delay model for high speed energy efficient on chip da...Carbon nano tube based delay model for high speed energy efficient on chip da...
Carbon nano tube based delay model for high speed energy efficient on chip da...elelijjournal
 
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...IJERA Editor
 
Research Inventy : International Journal of Engineering and Science
Research Inventy : International Journal of Engineering and ScienceResearch Inventy : International Journal of Engineering and Science
Research Inventy : International Journal of Engineering and Scienceresearchinventy
 
Distributed rc Model
Distributed rc ModelDistributed rc Model
Distributed rc ModelVARUN KUMAR
 
EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...
EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...
EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...VLSICS Design
 
Chapter10 switching
Chapter10 switchingChapter10 switching
Chapter10 switchingSuneel Varma
 
crosstalk minimisation using vlsi
crosstalk minimisation using vlsicrosstalk minimisation using vlsi
crosstalk minimisation using vlsisubhradeep mitra
 

Similar to Interconnect timing model (20)

The wire
The wireThe wire
The wire
 
Terminaters
TerminatersTerminaters
Terminaters
 
Class06_Transmission_line_basics.ppt
Class06_Transmission_line_basics.pptClass06_Transmission_line_basics.ppt
Class06_Transmission_line_basics.ppt
 
Class06 transmission line_basics
Class06 transmission line_basicsClass06 transmission line_basics
Class06 transmission line_basics
 
Nptel cad2-06 capcitances
Nptel cad2-06 capcitancesNptel cad2-06 capcitances
Nptel cad2-06 capcitances
 
Si Intro(100413)
Si Intro(100413)Si Intro(100413)
Si Intro(100413)
 
1999 si pi_dws_training_course
1999 si pi_dws_training_course1999 si pi_dws_training_course
1999 si pi_dws_training_course
 
Carbon nano tube based delay model for high speed energy efficient on chip da...
Carbon nano tube based delay model for high speed energy efficient on chip da...Carbon nano tube based delay model for high speed energy efficient on chip da...
Carbon nano tube based delay model for high speed energy efficient on chip da...
 
Lect_12_2016.pdf
Lect_12_2016.pdfLect_12_2016.pdf
Lect_12_2016.pdf
 
Hi speed board design for signal integrity and emc- intro-2021 by shlomi zigdon
Hi speed board design for signal integrity and emc- intro-2021 by shlomi zigdonHi speed board design for signal integrity and emc- intro-2021 by shlomi zigdon
Hi speed board design for signal integrity and emc- intro-2021 by shlomi zigdon
 
VLSIM3.pptx
VLSIM3.pptxVLSIM3.pptx
VLSIM3.pptx
 
CMOS Topic 4 -_the_wire
CMOS Topic 4 -_the_wireCMOS Topic 4 -_the_wire
CMOS Topic 4 -_the_wire
 
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
 
Research Inventy : International Journal of Engineering and Science
Research Inventy : International Journal of Engineering and ScienceResearch Inventy : International Journal of Engineering and Science
Research Inventy : International Journal of Engineering and Science
 
Distributed rc Model
Distributed rc ModelDistributed rc Model
Distributed rc Model
 
EMT529-VLSI-Design-wk5.pdf
EMT529-VLSI-Design-wk5.pdfEMT529-VLSI-Design-wk5.pdf
EMT529-VLSI-Design-wk5.pdf
 
EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...
EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...
EFFECT OF EQUAL AND MISMATCHED SIGNAL TRANSITION TIME ON POWER DISSIPATION IN...
 
EMT529-VLSI-Design-Slide 5.pptx
EMT529-VLSI-Design-Slide 5.pptxEMT529-VLSI-Design-Slide 5.pptx
EMT529-VLSI-Design-Slide 5.pptx
 
Chapter10 switching
Chapter10 switchingChapter10 switching
Chapter10 switching
 
crosstalk minimisation using vlsi
crosstalk minimisation using vlsicrosstalk minimisation using vlsi
crosstalk minimisation using vlsi
 

Recently uploaded

8086 Microprocessor Architecture: 16-bit microprocessor
8086 Microprocessor Architecture: 16-bit microprocessor8086 Microprocessor Architecture: 16-bit microprocessor
8086 Microprocessor Architecture: 16-bit microprocessorAshwiniTodkar4
 
Standard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayStandard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayEpec Engineered Technologies
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiessarkmank1
 
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdfAldoGarca30
 
Path loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata ModelPath loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata ModelDrAjayKumarYadav4
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdfKamal Acharya
 
UNIT 4 PTRP final Convergence in probability.pptx
UNIT 4 PTRP final Convergence in probability.pptxUNIT 4 PTRP final Convergence in probability.pptx
UNIT 4 PTRP final Convergence in probability.pptxkalpana413121
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxSCMS School of Architecture
 
Worksharing and 3D Modeling with Revit.pptx
Worksharing and 3D Modeling with Revit.pptxWorksharing and 3D Modeling with Revit.pptx
Worksharing and 3D Modeling with Revit.pptxMustafa Ahmed
 
Introduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdfIntroduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdfsumitt6_25730773
 
Query optimization and processing for advanced database systems
Query optimization and processing for advanced database systemsQuery optimization and processing for advanced database systems
Query optimization and processing for advanced database systemsmeharikiros2
 
Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257subhasishdas79
 
Ground Improvement Technique: Earth Reinforcement
Ground Improvement Technique: Earth ReinforcementGround Improvement Technique: Earth Reinforcement
Ground Improvement Technique: Earth ReinforcementDr. Deepak Mudgal
 
Employee leave management system project.
Employee leave management system project.Employee leave management system project.
Employee leave management system project.Kamal Acharya
 
Max. shear stress theory-Maximum Shear Stress Theory ​ Maximum Distortional ...
Max. shear stress theory-Maximum Shear Stress Theory ​  Maximum Distortional ...Max. shear stress theory-Maximum Shear Stress Theory ​  Maximum Distortional ...
Max. shear stress theory-Maximum Shear Stress Theory ​ Maximum Distortional ...ronahami
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaOmar Fathy
 
AIRCANVAS[1].pdf mini project for btech students
AIRCANVAS[1].pdf mini project for btech studentsAIRCANVAS[1].pdf mini project for btech students
AIRCANVAS[1].pdf mini project for btech studentsvanyagupta248
 
School management system project Report.pdf
School management system project Report.pdfSchool management system project Report.pdf
School management system project Report.pdfKamal Acharya
 
Electromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptxElectromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptxNANDHAKUMARA10
 
8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...josephjonse
 

Recently uploaded (20)

8086 Microprocessor Architecture: 16-bit microprocessor
8086 Microprocessor Architecture: 16-bit microprocessor8086 Microprocessor Architecture: 16-bit microprocessor
8086 Microprocessor Architecture: 16-bit microprocessor
 
Standard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayStandard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power Play
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and properties
 
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
 
Path loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata ModelPath loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata Model
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdf
 
UNIT 4 PTRP final Convergence in probability.pptx
UNIT 4 PTRP final Convergence in probability.pptxUNIT 4 PTRP final Convergence in probability.pptx
UNIT 4 PTRP final Convergence in probability.pptx
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
 
Worksharing and 3D Modeling with Revit.pptx
Worksharing and 3D Modeling with Revit.pptxWorksharing and 3D Modeling with Revit.pptx
Worksharing and 3D Modeling with Revit.pptx
 
Introduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdfIntroduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdf
 
Query optimization and processing for advanced database systems
Query optimization and processing for advanced database systemsQuery optimization and processing for advanced database systems
Query optimization and processing for advanced database systems
 
Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257
 
Ground Improvement Technique: Earth Reinforcement
Ground Improvement Technique: Earth ReinforcementGround Improvement Technique: Earth Reinforcement
Ground Improvement Technique: Earth Reinforcement
 
Employee leave management system project.
Employee leave management system project.Employee leave management system project.
Employee leave management system project.
 
Max. shear stress theory-Maximum Shear Stress Theory ​ Maximum Distortional ...
Max. shear stress theory-Maximum Shear Stress Theory ​  Maximum Distortional ...Max. shear stress theory-Maximum Shear Stress Theory ​  Maximum Distortional ...
Max. shear stress theory-Maximum Shear Stress Theory ​ Maximum Distortional ...
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS Lambda
 
AIRCANVAS[1].pdf mini project for btech students
AIRCANVAS[1].pdf mini project for btech studentsAIRCANVAS[1].pdf mini project for btech students
AIRCANVAS[1].pdf mini project for btech students
 
School management system project Report.pdf
School management system project Report.pdfSchool management system project Report.pdf
School management system project Report.pdf
 
Electromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptxElectromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptx
 
8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...
 

Interconnect timing model

  • 2. Interconnect Delay Interconnect delay is the difference between the time a signal is first applied to the net and the time it reaches other devices connected to that net. It is due to the finite resistance and capacitance of the net. It is also known as wire delay. Wire delay = function of (Rnet, Cnet+Cpin) This is output pin of the cell to the input pin of the next cell. Net delay is calculated using Rs and Cs
  • 3. Interconnect introduces capacitive, resistive and inductive parasites. All three have multiple effects on the circuit behavior. 1.Interconnect parasites cause an increase in propagation delay (i.e. it slows down working speed) 2.Interconnect parasites increase energy dissipation and affect the power distribution. 3.Interconnect parasites introduce extra noise sources, which affect reliability of the circuit.
  • 4. Interconnect Timing Models (1) Isochronic • Zero delay • Interconnect acts as capacitor • Capacitance can be modeled by the parallel plate capacitor model. • All delay assigned to driving gate
  • 5. Lumped Capacitor Model • As long as the resistive component of the wire is small, and switching frequencies are in the low to medium range, it is meaningful to consider only the capacitive component of the wire, and to lump the distributed capacitance into a single capacitance. • The only impact on performance is introduced by the loading effect of the capacitor on the driving gate
  • 6. (2)Wave propagation • Transmission line • Fixed delay • Can model as different propagation delay times for different fan-outs Tdelay
  • 7. Transmission Line Model • When frequency of operation increases to a larger extent, rise (or fall) time of the signal becomes comparable to time of flight of the net, then inductive effects starts dominating over RC values. This inductive effect is modeled by Transmission Line models. The model assumes that the signal is a "wave" and it propagates over the medium "net". There are two types of transmission models: • Lossless transmission line model: This is good for Printed Circuit Board level design. • Lossy transmission line model: This model is used for IC interconnect model.
  • 8. Lumped RC Model • If wire length is more than a few millimeters, the lumped capacitance model is inadequate and a resistive capacitive model has to be adopted. • In lumped RC model the total resistance of each wire segment is lumped into one single R, combines the global capacitive into single capacitor C. • Analysis of network with larger number of R and C becomes complex as network contains many time constants (zeroes and poles). Elmore delay model overcome such problem.
  • 9. Elmore Delay Model Properties of the network: •Has single input node •All the capacitors are between a node and ground. •Network does not contain any resistive loops.
  • 10. Delay at node 1: Tow d1 = R1C1 Delay at node 2: Tow d2= (R1+R2)C2 Delay at node 3: Tow d3 = (R1+R2+R3)C3 In general:τdi=R1C1+(R1+R2)C2+……..+(R1+R2+R3+…..+Ri)Ci If R1=R2=R3=….=R C1=C2=C3=…..C then τdi=RC+2RC+……..+nRC Thus Elmore delay is equivalent to the first order time constant of the network. Assuming an interconnect wire of length L is partitioned into N identical segments. Each segment has length L/N. Then, τd=L/N.R.L/N.C+ 2 (L/n.r+L/N.C)+…… =(L/N)2(RC+2RC+…….+NRC) =(L/N)2. N(N+1)or τd=RC.L2/2
  • 11. Distributed RC model • Lumped RC model is always pessimistic and distributed RC model provides better accuracy over lumped RC model. • But distributed RC model is complex and no closed form solution exists. Hence distributed RC line model is not suitable for Computer Aided Design Tools. • The behavior of the distributed RC line can be approximated by a lumped RC ladder network such as Elmore Delay model hence these are used in EDA tools.
  • 12. (3)Signal diffusion • Distributed RLC parasitics • Inertial delay • combine with driver timing model
  • 13. RLC MODEL In the past since the design frequency was low , so the impedance (WL) was dominated by resistance(wL<<R). So we are not caring “L”. if we are operating at high frequency and use the wider wire that reduce the resistivity then we have to take account the inductance into the modelling.
  • 14. References • http://asic-soc.blogspot.in/2008/10/net-delay.html • Jan M. Rabaey, Anantha Chandrakasan and Borivoje Nikolic, "Digital Integrated Circuits- A Design Perspective", Prentice Hall, Second Edition • http://www.ee.iitm.ac.in/~ee09d017/interconnect_problems_in_vlsi. pdf • http://www.vlsi-expert.com/2011/09/delay-interconnect-delay- models-static.html