This document analyzes and compares different power gating techniques to reduce leakage current and ground bounce noise in FPGAs. It discusses stacking power gating, diode-based stacking power gating, and diode-based staggered phase damping techniques applied to a benchmark 74182 carry look ahead adder circuit implemented as a lookup table (LUT) in FPGAs. Simulation results show that the diode-based staggered phase damping technique provides up to 99% reduction in ground bounce noise and 75% reduction in leakage current. Performance analysis of the LUT implemented on different FPGAs also shows the diode-based staggered phase damping technique to be most effective at reducing leakage current and ground bounce noise.
Nexgen Technology Address:
Nexgen Technology
No :66,4th cross,Venkata nagar,
Near SBI ATM,
Puducherry.
Email Id: praveen@nexgenproject.com.
www.nexgenproject.com
Mobile: 9751442511,9791938249
Telephone: 0413-2211159.
NEXGEN TECHNOLOGY as an efficient Software Training Center located at Pondicherry with IT Training on IEEE Projects in Android,IEEE IT B.Tech Student Projects, Android Projects Training with Placements Pondicherry, IEEE projects in pondicherry, final IEEE Projects in Pondicherry , MCA, BTech, BCA Projects in Pondicherry, Bulk IEEE PROJECTS IN Pondicherry.So far we have reached almost all engineering colleges located in Pondicherry and around 90km
Nexgen Technology Address:
Nexgen Technology
No :66,4th cross,Venkata nagar,
Near SBI ATM,
Puducherry.
Email Id: praveen@nexgenproject.com.
www.nexgenproject.com
Mobile: 9751442511,9791938249
Telephone: 0413-2211159.
NEXGEN TECHNOLOGY as an efficient Software Training Center located at Pondicherry with IT Training on IEEE Projects in Android,IEEE IT B.Tech Student Projects, Android Projects Training with Placements Pondicherry, IEEE projects in pondicherry, final IEEE Projects in Pondicherry , MCA, BTech, BCA Projects in Pondicherry, Bulk IEEE PROJECTS IN Pondicherry.So far we have reached almost all engineering colleges located in Pondicherry and around 90km
A Simulation of Wideband CDMA System on Digital Up/Down ConvertersEditor IJMTER
In this paper, I present FPGA implementation of a digital down converter (DDC) and
digital up converter (DUC) for a single carrier WCDMA system. The DDC and DUC is complex in
nature. The implementation of DDC is simple because it does not require mixers or filters. Xilinx
System Generator and Xilinx ISE are used to develop the hardware circuit for the FPGA. Both the
circuits are verified on the Spartan - 3 FPGA
DESIGN AND ASIC IMPLEMENTATION OF DUC/DDC FOR COMMUNICATION SYSTEMSVLSICS Design
Communication systems use the concept of transmitting information using the electrical distribution network as a communication channel. To enable the transmission data signal modulated on a carrier signal is superimposed on the electrical wires. Typical power lines are designed to handle 50/60 Hz of AC power signal; however they can carry the signals up to 500 KHz frequency. This work aims to aid transmission/reception of an audio signal in the spectrum from 300 Hz to 4000 Hz using PLCC on a tunable carrier frequency in the spectrum from 200 KHz to 500 KHz. For digital amplitude modulation the sampling rate of the carrier and the audio signal has to be matched. Tunable carrier generation can be achieved with Direct Digital Synthesizers at a desired sampling rate. DSP Sample rate conversion techniques are very useful to make the sampling circuits to work on their own sampling rates which are fine for the data/modulated-carrier signal’s bandwidth. This also simplifies the complexity of the sampling circuits. Digital Up Conversion (DUC) and Digital Down Conversion (DDC) are DSP sample rate conversion techniques which refer to increasing and decreasing the sampling rate of a signal respectively. The objective was to design and implement low power ASIC of DUC and DDC designs at 65nm for PLCC. Low power implementation was carried out using Multi-VDD technique. MATLAB software models were used to understand the DUC and DDC designs. RTL to GDS flow was executed using Synopsys tools such as VCS, Design Compiler, IC Compiler and PrimeTime. Key milestones of this activity are RTL verification, synthesis, gate-level simulations, low power architecture definitions, physical implementation, ASIC signoff checks and postroute delay based simulations. Multi-VDD technique deployed on DUC and DDC helped to reduce the power consumption from 280.9uW to 198.07uW and from 176.26uW to 124.47uW respectively. DUC and DUC designs have met functionality at 64MHz clock frequency. Both the designs have passed postroute delay based simulations, static performance checks, power domain checks and TSMC’s 65nm design rule checks.
Nexgen Technology Address:
Nexgen Technology
No :66,4th cross,Venkata nagar,
Near SBI ATM,
Puducherry.
Email Id: praveen@nexgenproject.com.
www.nexgenproject.com
Mobile: 9751442511,9791938249
Telephone: 0413-2211159.
NEXGEN TECHNOLOGY as an efficient Software Training Center located at Pondicherry with IT Training on IEEE Projects in Android,IEEE IT B.Tech Student Projects, Android Projects Training with Placements Pondicherry, IEEE projects in pondicherry, final IEEE Projects in Pondicherry , MCA, BTech, BCA Projects in Pondicherry, Bulk IEEE PROJECTS IN Pondicherry.So far we have reached almost all engineering colleges located in Pondicherry and around 90km
Nexgen Technology Address:
Nexgen Technology
No :66,4th cross,Venkata nagar,
Near SBI ATM,
Puducherry.
Email Id: praveen@nexgenproject.com.
www.nexgenproject.com
Mobile: 9751442511,9791938249
Telephone: 0413-2211159.
NEXGEN TECHNOLOGY as an efficient Software Training Center located at Pondicherry with IT Training on IEEE Projects in Android,IEEE IT B.Tech Student Projects, Android Projects Training with Placements Pondicherry, IEEE projects in pondicherry, final IEEE Projects in Pondicherry , MCA, BTech, BCA Projects in Pondicherry, Bulk IEEE PROJECTS IN Pondicherry.So far we have reached almost all engineering colleges located in Pondicherry and around 90km
A Simulation of Wideband CDMA System on Digital Up/Down ConvertersEditor IJMTER
In this paper, I present FPGA implementation of a digital down converter (DDC) and
digital up converter (DUC) for a single carrier WCDMA system. The DDC and DUC is complex in
nature. The implementation of DDC is simple because it does not require mixers or filters. Xilinx
System Generator and Xilinx ISE are used to develop the hardware circuit for the FPGA. Both the
circuits are verified on the Spartan - 3 FPGA
DESIGN AND ASIC IMPLEMENTATION OF DUC/DDC FOR COMMUNICATION SYSTEMSVLSICS Design
Communication systems use the concept of transmitting information using the electrical distribution network as a communication channel. To enable the transmission data signal modulated on a carrier signal is superimposed on the electrical wires. Typical power lines are designed to handle 50/60 Hz of AC power signal; however they can carry the signals up to 500 KHz frequency. This work aims to aid transmission/reception of an audio signal in the spectrum from 300 Hz to 4000 Hz using PLCC on a tunable carrier frequency in the spectrum from 200 KHz to 500 KHz. For digital amplitude modulation the sampling rate of the carrier and the audio signal has to be matched. Tunable carrier generation can be achieved with Direct Digital Synthesizers at a desired sampling rate. DSP Sample rate conversion techniques are very useful to make the sampling circuits to work on their own sampling rates which are fine for the data/modulated-carrier signal’s bandwidth. This also simplifies the complexity of the sampling circuits. Digital Up Conversion (DUC) and Digital Down Conversion (DDC) are DSP sample rate conversion techniques which refer to increasing and decreasing the sampling rate of a signal respectively. The objective was to design and implement low power ASIC of DUC and DDC designs at 65nm for PLCC. Low power implementation was carried out using Multi-VDD technique. MATLAB software models were used to understand the DUC and DDC designs. RTL to GDS flow was executed using Synopsys tools such as VCS, Design Compiler, IC Compiler and PrimeTime. Key milestones of this activity are RTL verification, synthesis, gate-level simulations, low power architecture definitions, physical implementation, ASIC signoff checks and postroute delay based simulations. Multi-VDD technique deployed on DUC and DDC helped to reduce the power consumption from 280.9uW to 198.07uW and from 176.26uW to 124.47uW respectively. DUC and DUC designs have met functionality at 64MHz clock frequency. Both the designs have passed postroute delay based simulations, static performance checks, power domain checks and TSMC’s 65nm design rule checks.
A 10-BIT 25 MS/S PIPELINED ADC USING 1.5-BIT SWITCHED CAPACITANCE BASED MDAC ...IAEME Publication
The primary motivation of the work presented in this paper is to significantly reduce power consumption in pipe lined ADCs using Switched Capacitance based MDAC with Opamp Sharing configuration. ADC power reduction enables longer battery life in mobile applications, and lower cost packaging in wired applications.For conventional ADCs differential amplifiers dominate the power dissipation in most high-speed analog to digital conversion applications. This work presents a 9 stage, 10-bit Pipe lined ADC with Error Correction Algorithm which achieves the dynamic power consumption of 138.38 mW for 25 MS/s sampling rate at a 1.8V supply voltage in GPDK 180nm CMOS. All the sub-blocks to generate top level Pipe lined ADC have been designed in Cadence environment and simulated to output parameters in Cadence Spectre and MATLAB. Designed ADC achieves 63.17 dB SFDR, INL of 0.35 LSB and DNL of 0.5 LSB.
The signal processing algorithms can be implemented on hardware using various strategies such as DSP processors and ASIC. This PPT compares and contrasts the two methods.
Power-Grid Load Balancing by Using Smart Home AppliancesValerio Aisa
Climate change is one of the greatest environmental, social and economic threats facing the planet, and can be mitigated by increasing the efficiency of the electric power generation and distribution system. Dynamic demand control is a low-cost technology that fosters better load balancing of the electricity grid, and thus enable savings on CO2 emissions at power plants. This paper discusses a practical and inexpensive solution for the implementation of dynamic demand control, based on a dedicated peripheral for a general-purpose microcontroller. Pre-production test of the peripheral has been carried out by emulating the actual microprocessor. Simulations have been carried out, to investigate actual efficacy of the proposed approach.
In this work, a highly linear Cascode CMOS LNA is presented. Linearity issues in RF receiver frontend are discussed, followed by an analysis of the specifications and requirements of a LNA through consideration of multi-standard LNA. Device non-linear characteristics cause linearity problems in the RF front-end system. To solve this problem, Post linearization technique for inductively degenerated L-deg common source Cascode Low Noise Amplifier is presented, which improves linearity performance with small gain loss and current consumption as consequence.The LNA presented has 1.0GHz - 3.2GHz frequency range designed using TSMC 0.18µm CMOS process. The linearized LNA achieves an IIP3 of 5.0 dBm, with P-1dB of -14 dBm, 13.8 dB gain max , NF 2.03dB and power utilization of 19.4 mWat 1.8 volt power supply Gaurav R. Agrawal | Leena A. Yelmule "Linear CMOS LNA" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-1 , December 2018, URL: http://www.ijtsrd.com/papers/ijtsrd19087.pdf
ANALYTICAL PERFORMANCE EVALUATION OF AN LDPC CODED INDOOR OPTICAL WIRELESS CO...optljjournal
Recently, indoor Optical Wireless (OW) connectivity has gained significant attention as a possible
alternative to tackle the problem of bottleneck access and as an improvement to ever more conventional RF
/ microwave connections. In indoor OW communication, OOK encoding is more widely used owing to its
effective usage of bandwidth and robustness to timing errors, given the fact that the power consumption is
less than PPM. The modulation format in this research work is Q-array PPM over lasers, with modulation
of power. The effects of the analysis are analyzed numerically in view of the amount of bit error (BER). It is
shown that, because of coding for 4PPM framework, the bit error performance is increased. For instance,
an LDPC-coded device with stable foundation radiation provides a important coding improvement of 5 to 6
dB over uncoded device at BER in the order of 10-8 and 10-12 respectively.
International Journal of Engineering Research and Applications (IJERA) is an open access online peer reviewed international journal that publishes research and review articles in the fields of Computer Science, Neural Networks, Electrical Engineering, Software Engineering, Information Technology, Mechanical Engineering, Chemical Engineering, Plastic Engineering, Food Technology, Textile Engineering, Nano Technology & science, Power Electronics, Electronics & Communication Engineering, Computational mathematics, Image processing, Civil Engineering, Structural Engineering, Environmental Engineering, VLSI Testing & Low Power VLSI Design etc.
Design of very large scale analog integrated circuit (analog VLSI) is very much complex and requires
much compromising nature to achieve application specific objective. With maximizing the efforts to reduce
power consumption and to reduce W/L ratio, the analog integrated circuit industry is constantly
developing smaller power supplies. Now days, challenges of analog integrated circuit designer are to
make block of small power supplies with little or no reduction in performance. The CMOS OTA is
designed in 25.5nm CMOS technology with 1.0V power supply to observe the configurations. In design of
CMOS OTA TANNER EDA TOOL is used. Coding and simulation is done in T-Spice and layout is
prepared in L-Edit. D.C analysis, A.C analysis, slew rate and analysis of transient response have been
done in T-Spice. Waveforms are observed in W-Edit.
PowerReduction in Silicon Ips for Cross-IPInterconnections Using On-Chip Bias...IJTET Journal
In system-on-chip (SoC) integration, silicon intellectual properities (IPs) are blockages for long inter connection. With this stipulation,conventional plans are complled to place those repeaters that drive long inter connection and more power canbe used in ip.It permits the cross-IP interconnection to be steered over the IP utilizing,the Repeaters Implanted within the IP and also On-chip bias generation will be implanted.Design was improve power consumption Outcomes show that suggested style doesn’t just create the bottom plan with soc simpler,however will also improve the power consumption of the long interconnection circuits.
A 10-BIT 25 MS/S PIPELINED ADC USING 1.5-BIT SWITCHED CAPACITANCE BASED MDAC ...IAEME Publication
The primary motivation of the work presented in this paper is to significantly reduce power consumption in pipe lined ADCs using Switched Capacitance based MDAC with Opamp Sharing configuration. ADC power reduction enables longer battery life in mobile applications, and lower cost packaging in wired applications.For conventional ADCs differential amplifiers dominate the power dissipation in most high-speed analog to digital conversion applications. This work presents a 9 stage, 10-bit Pipe lined ADC with Error Correction Algorithm which achieves the dynamic power consumption of 138.38 mW for 25 MS/s sampling rate at a 1.8V supply voltage in GPDK 180nm CMOS. All the sub-blocks to generate top level Pipe lined ADC have been designed in Cadence environment and simulated to output parameters in Cadence Spectre and MATLAB. Designed ADC achieves 63.17 dB SFDR, INL of 0.35 LSB and DNL of 0.5 LSB.
The signal processing algorithms can be implemented on hardware using various strategies such as DSP processors and ASIC. This PPT compares and contrasts the two methods.
Power-Grid Load Balancing by Using Smart Home AppliancesValerio Aisa
Climate change is one of the greatest environmental, social and economic threats facing the planet, and can be mitigated by increasing the efficiency of the electric power generation and distribution system. Dynamic demand control is a low-cost technology that fosters better load balancing of the electricity grid, and thus enable savings on CO2 emissions at power plants. This paper discusses a practical and inexpensive solution for the implementation of dynamic demand control, based on a dedicated peripheral for a general-purpose microcontroller. Pre-production test of the peripheral has been carried out by emulating the actual microprocessor. Simulations have been carried out, to investigate actual efficacy of the proposed approach.
In this work, a highly linear Cascode CMOS LNA is presented. Linearity issues in RF receiver frontend are discussed, followed by an analysis of the specifications and requirements of a LNA through consideration of multi-standard LNA. Device non-linear characteristics cause linearity problems in the RF front-end system. To solve this problem, Post linearization technique for inductively degenerated L-deg common source Cascode Low Noise Amplifier is presented, which improves linearity performance with small gain loss and current consumption as consequence.The LNA presented has 1.0GHz - 3.2GHz frequency range designed using TSMC 0.18µm CMOS process. The linearized LNA achieves an IIP3 of 5.0 dBm, with P-1dB of -14 dBm, 13.8 dB gain max , NF 2.03dB and power utilization of 19.4 mWat 1.8 volt power supply Gaurav R. Agrawal | Leena A. Yelmule "Linear CMOS LNA" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-1 , December 2018, URL: http://www.ijtsrd.com/papers/ijtsrd19087.pdf
ANALYTICAL PERFORMANCE EVALUATION OF AN LDPC CODED INDOOR OPTICAL WIRELESS CO...optljjournal
Recently, indoor Optical Wireless (OW) connectivity has gained significant attention as a possible
alternative to tackle the problem of bottleneck access and as an improvement to ever more conventional RF
/ microwave connections. In indoor OW communication, OOK encoding is more widely used owing to its
effective usage of bandwidth and robustness to timing errors, given the fact that the power consumption is
less than PPM. The modulation format in this research work is Q-array PPM over lasers, with modulation
of power. The effects of the analysis are analyzed numerically in view of the amount of bit error (BER). It is
shown that, because of coding for 4PPM framework, the bit error performance is increased. For instance,
an LDPC-coded device with stable foundation radiation provides a important coding improvement of 5 to 6
dB over uncoded device at BER in the order of 10-8 and 10-12 respectively.
International Journal of Engineering Research and Applications (IJERA) is an open access online peer reviewed international journal that publishes research and review articles in the fields of Computer Science, Neural Networks, Electrical Engineering, Software Engineering, Information Technology, Mechanical Engineering, Chemical Engineering, Plastic Engineering, Food Technology, Textile Engineering, Nano Technology & science, Power Electronics, Electronics & Communication Engineering, Computational mathematics, Image processing, Civil Engineering, Structural Engineering, Environmental Engineering, VLSI Testing & Low Power VLSI Design etc.
Design of very large scale analog integrated circuit (analog VLSI) is very much complex and requires
much compromising nature to achieve application specific objective. With maximizing the efforts to reduce
power consumption and to reduce W/L ratio, the analog integrated circuit industry is constantly
developing smaller power supplies. Now days, challenges of analog integrated circuit designer are to
make block of small power supplies with little or no reduction in performance. The CMOS OTA is
designed in 25.5nm CMOS technology with 1.0V power supply to observe the configurations. In design of
CMOS OTA TANNER EDA TOOL is used. Coding and simulation is done in T-Spice and layout is
prepared in L-Edit. D.C analysis, A.C analysis, slew rate and analysis of transient response have been
done in T-Spice. Waveforms are observed in W-Edit.
PowerReduction in Silicon Ips for Cross-IPInterconnections Using On-Chip Bias...IJTET Journal
In system-on-chip (SoC) integration, silicon intellectual properities (IPs) are blockages for long inter connection. With this stipulation,conventional plans are complled to place those repeaters that drive long inter connection and more power canbe used in ip.It permits the cross-IP interconnection to be steered over the IP utilizing,the Repeaters Implanted within the IP and also On-chip bias generation will be implanted.Design was improve power consumption Outcomes show that suggested style doesn’t just create the bottom plan with soc simpler,however will also improve the power consumption of the long interconnection circuits.
IOSR Journal of Electronics and Communication Engineering(IOSR-JECE) is an open access international journal that provides rapid publication (within a month) of articles in all areas of electronics and communication engineering and its applications. The journal welcomes publications of high quality papers on theoretical developments and practical applications in electronics and communication engineering. Original research papers, state-of-the-art reviews, and high quality technical notes are invited for publications.
IOSR Journal of Humanities and Social Science is an International Journal edited by International Organization of Scientific Research (IOSR).The Journal provides a common forum where all aspects of humanities and social sciences are presented. IOSR-JHSS publishes original papers, review papers, conceptual framework, analytical and simulation models, case studies, empirical research, technical notes etc.
a "get smart quick" guide for the learning about the ad industry and staying up to date with current events | made for vcu brandcenter communication strategists (by a vcu brandcenter communication strategist)
International Journal of Engineering Research and Applications (IJERA) is an open access online peer reviewed international journal that publishes research and review articles in the fields of Computer Science, Neural Networks, Electrical Engineering, Software Engineering, Information Technology, Mechanical Engineering, Chemical Engineering, Plastic Engineering, Food Technology, Textile Engineering, Nano Technology & science, Power Electronics, Electronics & Communication Engineering, Computational mathematics, Image processing, Civil Engineering, Structural Engineering, Environmental Engineering, VLSI Testing & Low Power VLSI Design etc.
Extremely Low Power FIR Filter for a Smart Dust Sensor ModuleCSCJournals
Digital filters are common components in many applications today, also in for sensor systems, such as large-scale distributed smart dust sensors. For these applications the power consumption is very critical, it has to be extremely low. With the transistor technology scaling becoming more and more sensitive to e.g. gate leakage, it has become a necessity to find ways to minimize the flow of leakage in current CMOS logic. This paper studies sub-threshold source coupled logic (STSCL) in a 45-nm process. The STSCL can be used instead of traditional CMOS to meet the low power and energy consumption requirements. The STSCL style is in this paper used to design a digital filter, applicable for the audio interface of a smart dust sensor where the sample frequency will be 44.1 kHz. A finite-length impulse response (FIR) filter is used with transposed direct form structure and for the coefficient multiplication five-bit canonic signed digit [7] based serial/parallel multipliers were used. The power consumption is calculated along with the delay in order to present the power delay product (PDP) such that the performance of the sub-threshold logic can be compared with corresponding CMOS implementation. The simulated results shows a significant reduction in energy consumption (in terms of PDP) with the system running at a supply voltage as low as 0.2 V using STSCL.
International Journal of Engineering Research and Applications (IJERA) is an open access online peer reviewed international journal that publishes research and review articles in the fields of Computer Science, Neural Networks, Electrical Engineering, Software Engineering, Information Technology, Mechanical Engineering, Chemical Engineering, Plastic Engineering, Food Technology, Textile Engineering, Nano Technology & science, Power Electronics, Electronics & Communication Engineering, Computational mathematics, Image processing, Civil Engineering, Structural Engineering, Environmental Engineering, VLSI Testing & Low Power VLSI Design etc.
Optimized Design of an Alu Block Using Power Gating TechniqueIJERA Editor
Power is the limiting factor in traditional CMOS scaling and must be dealt with aggressively. With the scaling
of technology and the need for high performance and more functionality, power dissipation becomes a major
bottleneck for a system design. Power gating of functional units has been proved to be an effective technique to
reduce power consumption. This paper describe about to design of an ALU block with sleep mode to reduce the
power consumption of the circuit. Local sleep transistors are used to achieve sleep mode. During sleep mode
one functional unit is working and another functional unit is in idle state. i.e., it disconnects the idle logic
blocks from the power supply. Architecture and functionality of the ALU implemented on FPGA and is tested
using DSCH tool. Power analysis is carried out using MICROWIND tool.
Design and Analysis of Sequential Circuit for Leakage Power Reduction using S...ijsrd.com
The rapid growth in semiconductor device industry has led to the development of high Performance potable systems with improve reliability. In such applications, it is extremely important to minimize current consumption due to the limited availability of battery Power. Consequently, power dissipation is becoming recognized as a top priority issue for VLSI circuit design. Leakage power makes up to 50% of the total power consumption in today's high performance microprocessors. Therefore leakage power reduction becomes the key to a low power design. Leakage power dissipation is the power dissipated by the circuit when it is in Sleep mode or standby mode. A significant portion of the total power consumption in high performance digital circuits in deep submicron regime is mainly due to leakage power. Leakage is the only Source. of power consumption in an idle circuit. Therefore it is important to reduce leakage power in portable system.
FORCED STACK SLEEP TRANSISTOR (FORTRAN): A NEW LEAKAGE CURRENT REDUCTION APPR...VIT-AP University
Reduction in leakage current has become a significant concern in nanotechnology-based low-power, low-voltage, and high-performance VLSI applications. This research article discusses a new low-power circuit design the approach of FORTRAN (FORced stack sleep TRANsistor), which decreases the leakage power efficiency in the CMOS-based circuit outline in VLSI domain. FORTRAN approach reduces leakage current in both active as well as standby modes of operation. Furthermore, it is not time intensive when the circuit goes from active mode to standby mode and vice-versa. To validate the proposed design approach, experiments are conducted in the Tanner EDA tool of mentor graphics bundle on projected circuit designs for the full adder, a chain of 4-inverters, and 4-bit multiplier designs utilizing 180nm, 130nm, and 90nm TSMC technology node. The outcomes obtained show the result of a 95-98% vital reduction in leakage power as well as a 15-20% reduction in dynamic power with a minor increase in delay. The result outcomes are compared for accuracy with the notable design approaches that are accessible for both active and standby modes of operation.
Low Power Design of Standard Digital Gate Design Using Novel Sleep Transisto...IJMER
In the nanometer range design technologies static power consumption is very important
issue in present peripheral devices. In the CMOS based VLSI circuits technology is scaling towards
down in respect of size and achieving higher operating speeds. We have also considered these
parameters such that we can control the leakage power. As process model design are getting smaller
the density of device increases and threshold voltage as well as oxide thickness decrease to maintain
the device performance. In this article two novel circuit techniques for reduction leakage current in
NAND and NOR inverters using novel sleepy and sleepy property are investigated. We have proposed a
design model that has significant reduction in power dissipation during inactive (standby) mode of
operation compared to classical power gating methods for these circuit techniques. The proposed
circuit techniques are applied to NAND and NOR inverters and the results are compared with earlier
inverter leakage minimization techniques. All low leakage models of inverters are designed and
simulated in Tanner Tool environment using 65 nm CMOS Technology (1volt) technologies. Average
power, Leakage power, sleep transistor
Nexgen Technology Address:
Nexgen Technology
No :66,4th cross,Venkata nagar,
Near SBI ATM,
Puducherry.
Email Id: praveen@nexgenproject.com.
www.nexgenproject.com
Mobile: 9751442511,9791938249
Telephone: 0413-2211159.
NEXGEN TECHNOLOGY as an efficient Software Training Center located at Pondicherry with IT Training on IEEE Projects in Android,IEEE IT B.Tech Student Projects, Android Projects Training with Placements Pondicherry, IEEE projects in pondicherry, final IEEE Projects in Pondicherry , MCA, BTech, BCA Projects in Pondicherry, Bulk IEEE PROJECTS IN Pondicherry.So far we have reached almost all engineering colleges located in Pondicherry and around 90km
POWER GATING STRUCTURE FOR REVERSIBLE PROGRAMMABLE LOGIC ARRAYecij
Throughout the world, the numbers of researchers or hardware designer struggle for the reducing of
power dissipation in low power VLSI systems. This paper presented an idea of using the power gating
structure for reducing the sub threshold leakage in the reversible system. This concept presented in the
paper is entirely new and presented in the literature of reversible logics. By using the reversible logics for
the digital systems, the energy can be saved up to the gate level implementation. But at the physical level
designing of the reversible logics by the modern CMOS technology the heat or energy is dissipated due the
sub-threshold leakage at the time of inactivity or standby mode. The Reversible Programming logic array
(RPLA) is one of the important parts of the low power industrial applications and in this paper the physical
design of the RPLA is presented by using the sleep transistor and the results is shown with the help of
TINA- PRO software. The results for the proposed design is also compare with the CMOS design and
shown that of 40.8% of energy saving. The Transient response is also produces in the paper for the
switching activity and showing that the proposed design is much better that the modern CMOS design of
the RPLA.
POWER GATING STRUCTURE FOR REVERSIBLE PROGRAMMABLE LOGIC ARRAYecij
Throughout the world, the numbers of researchers or hardware designer struggle for the reducing of power dissipation in low power VLSI systems. This paper presented an idea of using the power gating structure for reducing the sub threshold leakage in the reversible system. This concept presented in the paper is entirely new and presented in the literature of reversible logics. By using the reversible logics for the digital systems, the energy can be saved up to the gate level implementation. But at the physical level designing of the reversible logics by the modern CMOS technology the heat or energy is dissipated due the
sub-threshold leakage at the time of inactivity or standby mode. The Reversible Programming logic array (RPLA) is one of the important parts of the low power industrial applications and in this paper the physical design of the RPLA is presented by using the sleep transistor and the results is shown with the help of TINA- PRO software. The results for the proposed design is also compare with the CMOS design and shown that of 40.8% of energy saving. The Transient response is also produces in the paper for the switching activity and showing that the proposed design is much better that the modern CMOS design of the RPLA.
Current Comparison Domino based CHSK Domino Logic Technique for Rapid Progres...IJECEIAES
The proposed domino logic is developed with the combination of Current Comparison Domino (CCD) logic and Conditional High Speed Keeper (CHSK) domino logic. In order to improve the performance metrics like power, delay and noise immunity, the redesign of CHSK is proposed with the CCD. The performance improvement is based on the parasitic capacitance, which reduces on the dynamic node for robust and rapid process of the circuit. The proposed domino logic is designed with keeper and without keeper to measure the performance metrics of the circuit. The outcomes of the proposed domino logic are better when compared to the existing domino logic circuits. The simulation of the proposed CHSK based on the CCD logic circuit is carried out in Cadence Virtuoso tool.
In our project, we propose a novel architecture which generates the test patterns with reduced switching activities. LP-TPG (Test pattern Generator) structure consists of modified low power linear feedback shift register (LP-LFSR), m-bit counter; gray counter, NOR-gate structure and XOR-array. The m-bit counter is initialized with Zeros and which generates 2m test patterns in sequence. The m-bit counter and gray code generator are controlled by common clock signal [CLK]. The output of m-bit counter is applied as input to gray code generator and NOR-gate structure. When all the bits of counter output are Zero, the NOR-gate output is one. Only when the NOR-gate output is one, the clock signal is applied to activate the LP-LFSR which generates the next seed. The seed generated from LP-LFSR is Exclusive–OR ed with the data generated from gray code generator. The patterns generated from the Exclusive–OR array are the final output patterns. The proposed architecture is simulated using Modelsim and synthesized using Xilinx ISE 13.2 and it will be implemented on XC3S500e Spartan 3E FPGA board for hardware implementation and testing. The Xilinx Chip scope tool will be used to test the FPGA inside results while the logic running on FPGA.
International Journal of Engineering and Science Invention (IJESI)inventionjournals
International Journal of Engineering and Science Invention (IJESI) is an international journal intended for professionals and researchers in all fields of computer science and electronics. IJESI publishes research articles and reviews within the whole field Engineering Science and Technology, new teaching methods, assessment, validation and the impact of new technologies and it will continue to provide information on the latest trends and developments in this ever-expanding subject. The publications of papers are selected through double peer reviewed to ensure originality, relevance, and readability. The articles published in our journal can be accessed online
FGMOS BASED LOW-VOLTAGE LOW-POWER HIGH OUTPUT IMPEDANCE REGULATED CASCODE CUR...VLSICS Design
Floating Gate MOS (FGMOS) transistors can be very well implemented in lieu of conventional MOSFET
for design of a low-voltage, low-power current mirror. Incredible features of flexibility, controllability and
tunability of FGMOS yields better results with respect to power, supply voltage and output swing. This
paper presents a new current mirror designed with FGMOS which exhibit high output impedance, higher
current range, very low power dissipation and higher matching accuracy. It achieves current range of up to
1500 µA, high output impedance of 1.125 TΩ, bandwidth of 4.1 MHz and dissipates power as low as 10.56
µW. The proposed design has been simulated using Cadence Design Environment in 180 nm CMOS
process technology with +1.0 Volt single power supply
AREA EFFICIENT 3.3GHZ PHASE LOCKED LOOP WITH FOUR MULTIPLE OUTPUT USING 45NM ...VLSICS Design
This paper present area efficient layout designs for 3.3GigaHertz (GHz) Phase Locked loop (PLL) with four multiple output. Effort has been taken to design Low Power Phase locked loop with multiple output, using VLSI technology. VLSI Technology includes process design, trends, chip fabrication, real circuit parameters, circuit design, electrical characteristics, configuration building blocks, switching circuitry, translation onto silicon, CAD and practical experience in layout design. The proposed PLL is designed using 45 nm CMOS/VLSI technology with microwind 3.1. This software allows designing and simulating an integrated circuit at physical description level. The main novelties related to the 45 nm technology are the high-k gate oxide, metal gate and very low-k interconnect dielectric. The effective gate length required for 45 nm technology is 25nm. Low Power (0.211miliwatt) phase locked loop with four multiple outputs as PLL8x, PLL4x, PLL2x, & PLL1x of 3.3 GHz, 1.65 GHz, 0.825 GHz, and 0.412 GHz respectively is obtained using 45 nm VLSI technology.
Essentials of Automations: Optimizing FME Workflows with ParametersSafe Software
Are you looking to streamline your workflows and boost your projects’ efficiency? Do you find yourself searching for ways to add flexibility and control over your FME workflows? If so, you’re in the right place.
Join us for an insightful dive into the world of FME parameters, a critical element in optimizing workflow efficiency. This webinar marks the beginning of our three-part “Essentials of Automation” series. This first webinar is designed to equip you with the knowledge and skills to utilize parameters effectively: enhancing the flexibility, maintainability, and user control of your FME projects.
Here’s what you’ll gain:
- Essentials of FME Parameters: Understand the pivotal role of parameters, including Reader/Writer, Transformer, User, and FME Flow categories. Discover how they are the key to unlocking automation and optimization within your workflows.
- Practical Applications in FME Form: Delve into key user parameter types including choice, connections, and file URLs. Allow users to control how a workflow runs, making your workflows more reusable. Learn to import values and deliver the best user experience for your workflows while enhancing accuracy.
- Optimization Strategies in FME Flow: Explore the creation and strategic deployment of parameters in FME Flow, including the use of deployment and geometry parameters, to maximize workflow efficiency.
- Pro Tips for Success: Gain insights on parameterizing connections and leveraging new features like Conditional Visibility for clarity and simplicity.
We’ll wrap up with a glimpse into future webinars, followed by a Q&A session to address your specific questions surrounding this topic.
Don’t miss this opportunity to elevate your FME expertise and drive your projects to new heights of efficiency.
SAP Sapphire 2024 - ASUG301 building better apps with SAP Fiori.pdfPeter Spielvogel
Building better applications for business users with SAP Fiori.
• What is SAP Fiori and why it matters to you
• How a better user experience drives measurable business benefits
• How to get started with SAP Fiori today
• How SAP Fiori elements accelerates application development
• How SAP Build Code includes SAP Fiori tools and other generative artificial intelligence capabilities
• How SAP Fiori paves the way for using AI in SAP apps
Key Trends Shaping the Future of Infrastructure.pdfCheryl Hung
Keynote at DIGIT West Expo, Glasgow on 29 May 2024.
Cheryl Hung, ochery.com
Sr Director, Infrastructure Ecosystem, Arm.
The key trends across hardware, cloud and open-source; exploring how these areas are likely to mature and develop over the short and long-term, and then considering how organisations can position themselves to adapt and thrive.
Elevating Tactical DDD Patterns Through Object CalisthenicsDorra BARTAGUIZ
After immersing yourself in the blue book and its red counterpart, attending DDD-focused conferences, and applying tactical patterns, you're left with a crucial question: How do I ensure my design is effective? Tactical patterns within Domain-Driven Design (DDD) serve as guiding principles for creating clear and manageable domain models. However, achieving success with these patterns requires additional guidance. Interestingly, we've observed that a set of constraints initially designed for training purposes remarkably aligns with effective pattern implementation, offering a more ‘mechanical’ approach. Let's explore together how Object Calisthenics can elevate the design of your tactical DDD patterns, offering concrete help for those venturing into DDD for the first time!
Securing your Kubernetes cluster_ a step-by-step guide to success !KatiaHIMEUR1
Today, after several years of existence, an extremely active community and an ultra-dynamic ecosystem, Kubernetes has established itself as the de facto standard in container orchestration. Thanks to a wide range of managed services, it has never been so easy to set up a ready-to-use Kubernetes cluster.
However, this ease of use means that the subject of security in Kubernetes is often left for later, or even neglected. This exposes companies to significant risks.
In this talk, I'll show you step-by-step how to secure your Kubernetes cluster for greater peace of mind and reliability.
GDG Cloud Southlake #33: Boule & Rebala: Effective AppSec in SDLC using Deplo...James Anderson
Effective Application Security in Software Delivery lifecycle using Deployment Firewall and DBOM
The modern software delivery process (or the CI/CD process) includes many tools, distributed teams, open-source code, and cloud platforms. Constant focus on speed to release software to market, along with the traditional slow and manual security checks has caused gaps in continuous security as an important piece in the software supply chain. Today organizations feel more susceptible to external and internal cyber threats due to the vast attack surface in their applications supply chain and the lack of end-to-end governance and risk management.
The software team must secure its software delivery process to avoid vulnerability and security breaches. This needs to be achieved with existing tool chains and without extensive rework of the delivery processes. This talk will present strategies and techniques for providing visibility into the true risk of the existing vulnerabilities, preventing the introduction of security issues in the software, resolving vulnerabilities in production environments quickly, and capturing the deployment bill of materials (DBOM).
Speakers:
Bob Boule
Robert Boule is a technology enthusiast with PASSION for technology and making things work along with a knack for helping others understand how things work. He comes with around 20 years of solution engineering experience in application security, software continuous delivery, and SaaS platforms. He is known for his dynamic presentations in CI/CD and application security integrated in software delivery lifecycle.
Gopinath Rebala
Gopinath Rebala is the CTO of OpsMx, where he has overall responsibility for the machine learning and data processing architectures for Secure Software Delivery. Gopi also has a strong connection with our customers, leading design and architecture for strategic implementations. Gopi is a frequent speaker and well-known leader in continuous delivery and integrating security into software delivery.
UiPath Test Automation using UiPath Test Suite series, part 4DianaGray10
Welcome to UiPath Test Automation using UiPath Test Suite series part 4. In this session, we will cover Test Manager overview along with SAP heatmap.
The UiPath Test Manager overview with SAP heatmap webinar offers a concise yet comprehensive exploration of the role of a Test Manager within SAP environments, coupled with the utilization of heatmaps for effective testing strategies.
Participants will gain insights into the responsibilities, challenges, and best practices associated with test management in SAP projects. Additionally, the webinar delves into the significance of heatmaps as a visual aid for identifying testing priorities, areas of risk, and resource allocation within SAP landscapes. Through this session, attendees can expect to enhance their understanding of test management principles while learning practical approaches to optimize testing processes in SAP environments using heatmap visualization techniques
What will you get from this session?
1. Insights into SAP testing best practices
2. Heatmap utilization for testing
3. Optimization of testing processes
4. Demo
Topics covered:
Execution from the test manager
Orchestrator execution result
Defect reporting
SAP heatmap example with demo
Speaker:
Deepak Rai, Automation Practice Lead, Boundaryless Group and UiPath MVP
PHP Frameworks: I want to break free (IPC Berlin 2024)Ralf Eggert
In this presentation, we examine the challenges and limitations of relying too heavily on PHP frameworks in web development. We discuss the history of PHP and its frameworks to understand how this dependence has evolved. The focus will be on providing concrete tips and strategies to reduce reliance on these frameworks, based on real-world examples and practical considerations. The goal is to equip developers with the skills and knowledge to create more flexible and future-proof web applications. We'll explore the importance of maintaining autonomy in a rapidly changing tech landscape and how to make informed decisions in PHP development.
This talk is aimed at encouraging a more independent approach to using PHP frameworks, moving towards a more flexible and future-proof approach to PHP development.
GraphRAG is All You need? LLM & Knowledge GraphGuy Korland
Guy Korland, CEO and Co-founder of FalkorDB, will review two articles on the integration of language models with knowledge graphs.
1. Unifying Large Language Models and Knowledge Graphs: A Roadmap.
https://arxiv.org/abs/2306.08302
2. Microsoft Research's GraphRAG paper and a review paper on various uses of knowledge graphs:
https://www.microsoft.com/en-us/research/blog/graphrag-unlocking-llm-discovery-on-narrative-private-data/
Transcript: Selling digital books in 2024: Insights from industry leaders - T...BookNet Canada
The publishing industry has been selling digital audiobooks and ebooks for over a decade and has found its groove. What’s changed? What has stayed the same? Where do we go from here? Join a group of leading sales peers from across the industry for a conversation about the lessons learned since the popularization of digital books, best practices, digital book supply chain management, and more.
Link to video recording: https://bnctechforum.ca/sessions/selling-digital-books-in-2024-insights-from-industry-leaders/
Presented by BookNet Canada on May 28, 2024, with support from the Department of Canadian Heritage.
UiPath Test Automation using UiPath Test Suite series, part 3DianaGray10
Welcome to UiPath Test Automation using UiPath Test Suite series part 3. In this session, we will cover desktop automation along with UI automation.
Topics covered:
UI automation Introduction,
UI automation Sample
Desktop automation flow
Pradeep Chinnala, Senior Consultant Automation Developer @WonderBotz and UiPath MVP
Deepak Rai, Automation Practice Lead, Boundaryless Group and UiPath MVP
Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...Ramesh Iyer
In today's fast-changing business world, Companies that adapt and embrace new ideas often need help to keep up with the competition. However, fostering a culture of innovation takes much work. It takes vision, leadership and willingness to take risks in the right proportion. Sachin Dev Duggal, co-founder of Builder.ai, has perfected the art of this balance, creating a company culture where creativity and growth are nurtured at each stage.
Empowering NextGen Mobility via Large Action Model Infrastructure (LAMI): pav...
H0144757
1. IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)
ISSN: 2319 – 4200, ISBN No. : 2319 – 4197 Volume 1, Issue 4 (Nov. - Dec. 2012), PP 47-57
www.iosrjournals.org
www.iosrjournals.org 47 | Page
Low Leakage Low Ground Bounce Noise Power Gating
Techniques for FPGAs
Chhavi Saxena1
, Manisha Pattanaik2
and R.K Tiwari3
1
(Research Scholar/ Jiwaji University, Gwalior, India)
2
(Department of Information Technology, ABV- Indian Institute of Information Technology and Management,
Gwalior, India)
3
(Department of Physics, Jiwaji University, Gwalior, India)
Abstract : Design complexity is increasing day by day in modern digital systems. Due to reconfigurable
architecture, low non recurring engineering (NRE) and ease of design field programmable gate arrays (FPGA)
become a better solution for managing increasing design complexity. Due to scaling trends FPGA uses more
transistors which increase the leakage current. FPGAs are well suited for wireless applications since they
provide high performance computation together with the capability to adapt to changing communication
protocols. So if we are able to reduce the leakage power of an FPGA device, then it can be suitable for use in
mobile as well as other low power and battery operated applications.
So, this paper provides a detailed analysis of benchmark circuit 74182 a high speed carry look ahead adder by
using low leakage low ground bounce noise power gating techniques. Techniques stacking power gating, Diode
based stacking power gating, and Diode based staggered phase damping technique reduces peak of ground
bounce noise and standby leakage current effectively. Diode based staggered phase damping technique is
identified as most effective technique with 99% reduction in ground bounce noise and 75% reduction in leakage
current. To evaluate the effectiveness of the power gating techniques, the simulation has been performed using
BPTM 45nm technology at room temperature with supply voltage of 0.7V.
To do the performance analysis we have implemented lookup table ( LUT) of benchmark circuit (74182) in
Spartan-3ADSP, 90nm FPGA, Virtex-5, 65nm FPGA, Virtex-6 LP, 40nm FPGA and Kintex-7 FPGA. On
comparison with conventional mode, diode based staggered phase damping technique is considered as best case
power gating technique for leakage current while diode based stacking power gating technique is classified as
best case power gating technique for ground bounce noise and average power with 99% reduction in ground
bounce noise and 99.6% reduction in average power. All these results have been done using XILINX ISE 14.1
tool.
Keywords - Carry look Ahead adder, field programmable gate arrays (FPGA), ground bounce noise, leakage
current, and look up table (LUT).
I. INTRODUCTION
Design complexity is increasing day by day in modern digital systems. Due to the reconfigurable
architecture, low non recurring engineering (NRE) and ease of design Field Programmable Gate Arrays (FPGA)
become a better solution for managing increasing design complexity. They are very much suitable for the
application that requires both performance and flexibility.
For the past few years, FPGAs witnessed an increase in market shares by providing a fast time-to-
market alternative for ASICs. Due to the scaling trends and to support reconfigurability, FPGA uses more
transistors which increase the leakage current. As we know that leakage power is proportional to the total
number of transistor count and so leakage optimization of FPGA becomes one of the major design challenges
for future FPGA technologies.
The biggest challenge for FPGAs implemented in nanometer CMOS technologies is the increasing
power dissipation and in particular, leakage power. Also, as we go down to technology ground bounce noise
also become important metric of comparable importance to active power, delay and area for the analysis and
design of battery operated devices.
Traditionally, leakage power reduction in FPGAs has been overshadowed by an interest in reducing the
dynamic power dissipation and improving the overall performance. Recently, several research projects have
been conducted to mitigate the leakage power reduction in FPGAs. The most popular of these techniques
employs dual Vdd, transistor sizing, dual Vth, body biasing, multihreshold CMOS (MTCMOS), and input
vector forcing.
Shortening the gate length of a transistor increases its power consumption due to the
increased leakage current between the transistors source and drain when no signal voltage is applied
at the gate [1], [2]. In addition to the sub threshold leakage current, gate tunneling current also
2. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 48 | Page
increases due to the scaling of gate oxide thickness. Each new technology generations results nearly
a 30xincrease in gate leakage [2], [4]. The leakage power is expected to reach more than 50% of total
power in sub 100nm technology generation [5]. Hence, it has become extremely important to develop
design techniques to reduce static power dissipation during periods of inactivity. The power reduction
must be achieved without trading-off performance which makes it harder to reduce leakage during
normal (runtime) operation. On the other hand, there are several techniques to reduce leakage power
[6].
Power gating is one such well known technique where a sleep transistor is added between
actual ground rail and circuit ground (called virtual ground) [7], [8], [9], [10]. This device is turned off in
the sleep mode to cut-off the leakage path. It has been shown that this technique provides a
substantial reduction in leakage at a minimal impact on performance [11], [12], [13] and further peak
of ground bounce noise is possible with proposed novel technique.
The biggest challenge for FPGAs implemented in nanometer CMOS technologies is the increasing
power dissipation and, in particular, leakage power and ground bounce noise. Leakage power dissipation
exponentially increases with the CMOS process scaling and is expected to dominate the total chip power
dissipation in deep submicron CMOS process. To mitigate the leakage problem, power gating is widely
implemented to suppress the leakage power in standby mode. Sleep transistors (ST), which are used to gate the
power, deteriorate the noise characteristic of the circuits because their drain to source voltage drop changes the
virtual rails of the circuit [14, 15, 16]. Furthermore, during the mode transitions: especially from sleep mode to
active mode, the power gating schemes cause large power and ground bounce that greatly affects the reliability
of the circuits nearby in a mixed signal design. It is therefore essential to consider using techniques such as
power gating to address the problem of ground bounce in low-voltage CMOS circuits [17] – [21].
Ground bounce noise is the voltage induced at the internal power/ground connections due to the switching
currents passing through the parasitic inductance associated to the bonding and package lead wiring. Ground
bounce noise has been a phenomenon traditionally associated to input/output buffers. Buffers are typically used
to drive large capacitive loads. Due to this fact large currents flow through the parasitic inductance and
significant voltage glitches are induced at the internal power/ ground connections. Switching noise affects the
performance of the integrated circuits. Taking into account technology trends ground bounce due to internal
logic has became an important issue in the design of high performance integrated circuits. This is mainly due to
the increased speed and higher density in scaled- down technologies. Device targeted for mobile applications
typically require standby currents in the range of 10’s to 100’s of µA. Current low cost FPGA’s consumes up to
100mW of standby power. So if we can decrease the leakage power of FPGA’s that it can be used for fast
growing mobile IC applications. Also, by proper leakage power and ground bounce noise analysis of different
deep submicron FPGA devices we can use them in low power wireless, biomedical and other battery operated
devices applications. This paper focuses on reducing leakage power consumption and ground bounce
noise of low power FPGA benchmark circuit using power gating scheme. We provide a design which
did a significant reduction in standby leakage and ground bounce noise so that it can be used for
battery operated devices.
The rest of the paper is organizes as follows: In section II we discuss the background and
related contribution in the field of FPGA. Section III gives the comparison analysis of all enhanced
high performance power gating techniques for ground bounce noise, standby leakage power, average
power and delay. Section IV provides simulation results of presented high performance power gating
techniques and also did the performance analysis of LUT on different FPGA devices and finally
section V provides the conclusion part.
II. RELATED WORK
A variety of power reduction techniques have been proposed in literature. The basic idea of the leakage
power is described in [22]. The simulation methodology accounts for design. Here a detailed leakage power of a
low cost 90nm FPGA is described by device level simulation. The paper describes about the percentage of
resource utilization in FPGA and the total power consumption of a particular configurable logic block (CLB).
Many of the recent works also described FPGA power consumption [23] - [26] and have shown that power
consumed by the current FPGA device is increasing, with such devices consuming watts of power.
In [27] authors introduces the concept of high threshold sleep transistor into the N-network (or P-network) of
CMOS gates. Sleep transistors are power ON when the circuit is used in active mode and OFF when the circuit
is in standby mode and hence decreasing the power of the circuit.
In [28] author provides a detailed performance analysis of a low power and high speed DTMOS based
4- input multiplexer switch circuit for FPGA applications. Proper and efficient sizing of all the required
transistors are done which achieves improved performance in terms of delay and optimum power delay product
(PDP), so that it can be used for fast growing low power and high performance applications.
3. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 49 | Page
In [29] the basic idea of the DTMOS operation for ultra low voltage VLSI circuits is described. The drawback
of the paper is that the DTMOS threshold voltage drop as the gate voltage is raised, which results in a much
higher current drive than a conventional MOSFET.
In [30] high speed buffer circuit is used in order to minimize delays. In this analyzed transistors are sized to
minimize the propagation delay through the switch and to balance rising and falling transition time. In this,
analyzed transistors are sized to minimize the propagation delay through the switch and to balance rising and
falling transition time.
In [31], this is based on the fact that a circuit’s leakage depends on its input state. A specific input
vector is identified that minimizes leakage power in a circuit. The vector is then applied to circuit inputs when
the circuit is placed in standby mode. This method reduces leakage in some circuits up t0 70%.
In [32] a detailed performance analysis of low power and high speed LUT has been done using a circuit
technique. Proper sizing of all the sleep transistors are done in the LUT to achieve an optimum power – delay
relationship. This design saves 12.8% of average power in high speed mode and 56.7% in low power mode.
Many of the other recent works also described FPGA power consumption and have shown that power consumed
by the current FPGA device is increasing, with such devices consuming watts of power.
In this paper we focused on the power gating techniques to improve the leakage and ground bounce noise to get
FPGA for battery operated devices.
III. LOW LEAKAGE LOW GROUND BOUNCE NOISE REDUCTION AWARE POWER GATING
TECHNIQUES
A. Basic LUT Structure of Benchmark circuit
The fig. 1 shows the basic LUT design of benchmark circuit 74182. This design is considered as the
conventional case for all comparisons. This section provides the different leakage current and ground bounce
noise reduction power gating techniques.
3.1 Stacking power gating technique
Here we present a benchmark circuit (fig.2) using stacking power gating technique. In this technique,
stacking sleep transistors are used to reduce the magnitude of peak current and voltage glitches in power rails
i.e. ground bounce noise. In this technique, the leakage current is reduced by the stacking effect, turning both
MSL1 and MSL2 sleep transistors off. Here, we apply the SELECT input in a manner by which the ground
bounce noise is minimum. This is achieved by adjusting the value of ∆T (this is the delay introduced to the SL
signal using delayed buffer) which gives the summation of ground bounce noises of these two transistors
minimum. When the value of ∆T is half of the oscillation period of the ground bounce noise then the positive
peak of the ground bounce noise superimposes with the negative peak thereby bringing it closer to zero.
4. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 50 | Page
“Fig.1”: Look Up Table of benchmark circuit 74182 (Conventional case)
“Fig.2”: Look Up Table with stacking power gating technique
3.2 Diode based stacking power gating technique
If we incorporate the strategy which is operating the sleep transistor as a diode in stacking power gating
leads diode based stacking power gating [15]- [19]. Stacking sleep transistors (T1, T2) are used in diode based
stacking power gating scheme shown in fig.3 reduce the magnitude of peak current and voltage glitches in
power rails i.e. ground bounce noise. The diode based stacking power gating scheme consists of 5 parts:
5. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 51 | Page
“Fig.3”: Look Up Table with diode based stacking power gating technique
Transistors T1, T2 are the sleep transistors which are high Vt transistors for less leakage current.
Transistor S1 is a control transistor used to make the sleep transistor S1 working as a diode during mode
transition.
TG1 is the transmission gate.
Tn time delay provided for T1 and T2.
C2 is the capacitor inserted in the intermediate node VGND2.
In this scheme, 3 strategies have been used to reduce the peak of ground bounce noise and leakage current.
1. Making the sleep transistor working as a diode during mode transition for some period of time due to this
limitation in large transient hence reduction in the peak of ground bounce noise.
2. Isolating the ground for small duration during mode transition this was achieved by delay circuitry.
3. Turning ON the T2 transistor in linear region instead of saturation region to decrease the current surge was
achieved by a capacitor placed in intermediate node.
There are several benefits of combining stacked sleep transistors with capacitors. First, the magnitude of power
supply voltage fluctuations/ground bounce noise during mode transitions will be reduced because these
transitions are gradual. The leakage current is reduced by the stacking effect, by turning both T1 and T2 sleep
transistors off. Whereas, in terms of peak of ground bounce noise the technique works in two stages.
1. In first stage sleep transistor T1 works as diode by turn on the control transistor S1which is connected across
the drain and gate of the sleep transistors T1. This reduces the voltage fluctuation on the ground and power
net and it also reduces the circuit wakeup time. In sleep to active transition mode, we are turning on
transistor T1 initially, after small duration of time transistor T2 will be turned on to reduce the ground
bounce noise.
2. In second stage control transistor is off so that sleep transistor works normally. During mode transition, T1 is
turned on and transistor T2 is turned on after a small duration of time Tn.
3.3 Diode based staggered phase damping power gating technique
This technique can be understood by fig.4. The analyzed diode based staggered phase damping scheme
consists of 5 parts:
Transistors T1, T2 are the sleep transistors which are high Vt transistors for less leakage current.
Transistors CT1, CT2 are the control transistors used to make the sleep transistors working as a diode during
mode transition.
SG1, SG2 are transmission gates.
DIP-40 package pin ground bounce noise model connected beneath of the clusters.
Cluster1 and cluster2 denote logic blocks.
“Fig.4”: Look Up Table with diode based staggered phase damping power gating technique
This scheme works on two strategies.
Strategy 1: The sleep transistor works as a diode during mode transition for some period of time. Due to this
there is a reduction in large transient current hence reduction in the peak of ground bounce noise.
Strategy 2: During standby-to - active mode transition, we delays the activation time of one of the two sleep
transistors relative to the activation time of the other one by a time that is equal to half the resonant oscillation
period. As a result, noise cancellation occurs.
Two clusters have been taken to apply the technique. This technique provides a controllable path
between the gate and drain of the sleep transistors SG1 and SG2. The turn – off and turn on of the control
6. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 52 | Page
transistors CT1 AND CT2 make the sleep transistors work in the normal operation, the control transistors are
turned off and has no impact on the sleep transistors.
When the circuit is going from sleep to active mode, there exists a two stage procedure. The two stage
procedure is common for both the sleep transistors but operate with a time delayed by half the oscillation period.
We delays the activation time of one of the sleep transistors relative to the activation time of the other one by a
time that is equal to half the resonant oscillation period. In stage I, the transmission gate SG1 is turned off and
the sleep control signal is cut off, the input node of the sleep transistor SG1 is a floating node. And at the same
time, the control transistor CT1 is turned on to make sleep transistor SG1 working as a diode. The stored charge
in the cluster1 is discharged through the sleep transistor SG1.
We follow the same procedure for the sleep transistor SG2 also. The noise induced by the first sleep
transistor SG1 is similar to that induced by the second sleep transistor with a phase shift. This phase shift
suppresses the overall power mode transition noise. And same signals are applied to second cluster2 also but
with duration of half of the oscillation period as calculated. As a result, noise cancellation occurs once the
second sleep transistor SG2 turns on due to phase shift between the noise induced by the second transistor hence
reduction in peak of ground bounce noise.
IV. PERFORMANCE ANALYSIS AND SIMULATION RESULTS
The simulation setup has been done for look up table (LUT) of benchmark circuit 74182 (carry look
ahead adder) for characterization of peak of ground bounce noise, standby leakage current and average power
with different power gating techniques. In this paper look up table of benchmark circuit 74182 has been
designed based on above mentioned techniques and comparisons have been done with the conventional case.
All the simulation results were taken in Cadence Virtuoso analog design environment tool in 45nm technology.
The detailed simulation set up used was:
1) Tool – Cadence
2) Module – Virtuoso Analog Design Environment
3) Simulator – Spectra
4) Technology – 45nm
5) Technology File – gpdk045
6) Power supply – 0.7V
5.1.1 Average Power
Table I depicts average power of LUT design for different power gating techniques. Diode based
stacking power gating technique has minimum average power as compared to the conventional case. Here the
conventional case means the LUT without sleep transistor. This reduction is almost 99.6% as on comparison
with other power gating techniques.
5.1.2 Standby Leakage Current
Standby leakage current of LUT of benchmark circuit 74182 is evaluated in this section. Standby
leakage power is measured when the circuit is in standby mode. Sleep transistor is connected to the pull down
network of benchmark circuit. Sleep transistor is off by asserting an input 0V. Standby leakage is measured by
giving different input combinations to the circuit. Standby leakage current is greatly reduced in the diode based
staggered phase damping technique. Table I shows leakage current comparison of different power gating
techniques. Transistor stacking is a very effective way to reduce the standby leakage current for various power
gating techniques.
5.1.3 Ground Bounce Noise
During the power mode transition, an instantaneous charge current passes through the sleep transistor,
which is operating in its saturation region, and creates current surges elsewhere, because of the self- inductance
of the off- chip bonding wires and the parasitic inductance inherent to the on-chip power rails, these surges
result in voltage fluctuations in the power rails. If the magnitude of the voltage surge or circuit may erroneously
latch to the wrong value or switch at the wrong time. Ground bounce noise can be reduced by limiting the large
transient current flowing through the sleep transistors during mode transition. Table I shows the effect of ground
bounce noise for different power gating techniques. The result shows the incredible reduction in ground bounce
noise in these power gating techniques. Ground bounce noise is reduced in all power gating techniques.
5.1.4 Delay
The delay is measured between the trigger input edge reaching 50% of the supply voltage value and the
circuit output edge reaching 50% of the supply voltage value. The effect of delay can be studied from Table I.
7. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 53 | Page
From table I, clearly depicts that on doing comparison with the base case , the diode based staggered phase
damping technique has the minimum delay. The reduction of delay is 80.2%.
TABLE I: AVERAGE POWER, STANDBY LEAKAGE CURRENT AND GROUND BOUNCE NOISE
REDUCTION OF LUT BENCHMARK CIRCUIT 74182 FOR DIFFERENT HIGH PERFORMANCE
POWER GATING TECHNIQUES
Types of high
performance power
gating techniques
Average
Power
(nW)
Standby Leakage
Current
Ground Bounce Noise (nV) Delay
Conventional Case 398.0E-9 666.6E-9 - 120.49E-9
Stacking Power Gating 1.635E-9 385.2E-15 264.3E-9 29.99E-9
Diode based stacking 1.537E-9 378.0E-15 119.6E-9 27.04E-9
Diode based Staggered
Phase Damping
1.632E-9 265.9E-15 169.54E-9 23.75E-9
5.2 Performance Analysis of 74182 Benchmark Circuit
The performance analysis of LUT of benchmark circuit 74182 on Spartan-3A DSP, 90nm FPGA,
Virtex-5, 65nm FPGA, Virtex-LP, 40nm FPGA, Kintex-7, 28nm FPGA device is discussed in this section.
Table II shows the details of resource utilization summary of benchmark circuit on above mentioned FPGA
devices. The performance analysis for leakage current, average power and ground bounce noise of LUT on
different FPGA devices has been done using Xilinx ISE 14.2 is shown in Table III.
The Spartan -3 FPGA belongs to the fifth generation Xilinx family. It is specifically designed to meet
the needs of high volume, low unit cost electronic systems. This consists of five fundamental programmable
functional elements: CLBs, IOBs, Block RAMs, dedicated multipliers and digital clock managers (DCMs). The
SPARTAN – 3A DSP FPGA is built by extending the Spartan-3A FPGA family by increasing the amount of
memory per logic and adding Xtreme DSP DSP48A slices. The Xtreme DSP DSP48A slices replace the 18 * 18
multipliers found in the SPARTAN-3A devices. This FPGA is excellent for applications such as blade servers,
medical devices, automotive infotainment, GPS, digital television equipments etc. The Spartan®-3A DSP
family of Field-Programmable Gate Arrays (FPGAs) solves the design challenges in most high- volume, cost-
sensitive, high-performance DSP applications. The two-member family offers densities ranging from 1.8 to 3.4
million system gates. The Spartan-3A DSP family builds on the success of the Spartan-3A FPGA family by
increasing the amount of memory per logic and adding Xtreme DSP™ DSP48A slices. New features improve
system performance and reduce the cost of configuration. These Spartan-3A DSP FPGA enhancements,
combined with proven 90 nm process technology, deliver more functionality and bandwidth per dollar than ever
before, setting the new standard in the programmable logic and DSP processing industry. The Spartan-3A DSP
FPGAs extend and enhance the Spartan-3A FPGA family. The XC3SD1800A and the XC3SD3400A devices
are tailored for DSP applications and have additional block RAM and Xtreme DSP DSP48A slices. Spartan-3A
DSP FPGAs are ideally suited to a wide range of consumer electronics applications, such as broadband access,
home networking, display/projection, and digital television. The Spartan-3A DSP family is a superior alternative
to mask programmed ASICs. FPGAs avoid the high initial cost, lengthy development cycles, and the inherent
inflexibility of conventional ASICs. Also, FPGA programmability permits design upgrades in the field with no
hardware replacement necessary, an impossibility with ASICs.
The Virtex- 5 devices built on a 65nm state – of – the – art copper process technology are a
programmable alternative to custom ASIC technology [32]. The Virtex – 5 family is the first FPGA platform to
offer a real 6-input look up table (LUT) with fully independent inputs. This leads to increased logic fabric
performance due to the reduced critical path delay through the LUTs. Virtex-5 family provides power-optimized
high speed serial transceiver blocks for enhanced serial connectivity, tri-mode Ethernet MACs and high-
performance PPC 440 microprocessor embedded blocks. Virtex-5 devices also use triple-oxide technology for
reducing the static power consumption. The viretx5 slices include four LUTs that can be configured as 6- input
LUTs with 1-bit output or 5-input LUTS with 2-bit output. Three dedicated user-controlled multiplexers for
combinational logic (F7AMUX, F7BMUX and F8MUX). Power consumption is reduced in this because the
larger LUT reduces the amount of required interconnects.
The Virtex-6 family provides the newest, most advanced features in the FPGA market. Virtex-6
FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software
and hardware components to enable designers to focus on innovation as soon as their development cycle begins.
Using the third-generation ASMBL™ (Advanced Silicon Modular Block) column based architecture, the
Virtex-6 family contains multiple distinct sub-families. This overview covers the devices in the LXT, SXT, and
HXT sub-families. Each sub-family contains a different ratio of features to most efficiently address the needs of
a wide variety of advanced logic designs. In addition to the high-performance logic fabric, Virtex-6 FPGAs
contain many built-in system-level blocks. These features allow logic designers to build the highest levels of
8. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 54 | Page
performance and functionality into their FPGA-based systems. Built on a 40 nm state-of-the art copper process
technology, Virtex-6 FPGAs are a programmable alternative to custom ASIC technology. Virtex-6 FPGAs offer
the best solution for addressing the needs of high-performance logic designers, high-performance DSP
designers, and high-performance embedded systems designers with unprecedented logic, DSP, connectivity, and
soft microprocessor capabilities. The look-up tables (LUTs) in Virtex-6 FPGAs can be configured as either one
6-input LUT (64-bit ROMs) with one output, or as two 5-input LUTs (32-bit ROMs) with separate outputs but
common addresses or logic inputs. Each LUT output can optionally be registered in a flip-flop. Four such LUTs
and their eight flip-flops as well as multiplexers and arithmetic carry logic form a slice, and two slices form a
configurable logic block (CLB). Four flip-flops per slice (one per LUT) can optionally be configured as latches.
In that case, the remaining four flip-flops in that slice must remain unused. Between 25–50% of all slices can
also use their LUTs as distributed 64-bit RAM or as 32-bit shift registers (SRL32) or as two SRL16s. Modern
synthesis tools take advantage of these highly efficient logic, arithmetic, and memory features. Expert designers
can also instantiate them [33].
Kintex-7 FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest
performance. The -2L devices can operate at either of two VCCINT voltages, 0.9V and 1.0V and are screened
for lower maximum static power. When operated at VCCINT = 1.0V, the speed specification of a -2L device is
the same as the -2 speed grade. When operated at VCCINT = 0.9V, the -2L performance and static and dynamic
power is reduced.Kintex-7 FPGA DC and AC characteristics are specified in commercial, extended, and
industrial temperature ranges. Except the operating temperature range or unless otherwise noted, all the DC and
AC electrical parameters are the same for a particular speed grade (that is, the timing characteristics of a -1
speed grade industrial device are the same as for a -1 speed grade commercial device). However, only selected
speed grades and/or devices are available in each temperature range. All supply voltage and junction
temperature specifications are representative of worst-case conditions. The parameters included are common to
popular designs and typical applications. This FPGA is based on 28nm technology [33].
From table III it clearly depicts that leakage current is most reduced in diode based staggered phase damping
technique. On comparing with conventional mode this power gating technique reduces 59.9% of leakage
current. While, the average power is most reduced in diode based stacking power gating technique for Virtex -6
LP FPGA device. This reduction is almost 99.6% as on compared to conventional mode. The ground bounce
noise is most reduced in diode based stacking power gating technique.
On the basis of table III, we classified the power gating techniques on the basis of leakage current,
ground bounce noise and average power perspective. It has been found that for leakage current diode based
staggered phase damping technique is considered as best while diode based stacking power gating technique is
classified as best for ground bounce noise and for average power diode based staggered phase damping is best.
This can be studied from fig.5.
TABLE II: RESOURCE UTILIZATION SUMMARY OF LUT 74182 ON DIFFERENT FPGA
DEVICES
Devices Used Number of slices used Used LUTs Number of IOs
Spartan – 3A
DSP
3 out of 16,640 6 out of 33,280 14
Virtex-5 3 out of 3,120 5 out of 12,480 12
Virtex-6 1 out of 11,640 4 out of 46,560 10
Kintex-7 2 out of 10,250 4 out of 41,000 4
TABLE III : COMPARISON OF DIFFERENT POWER GATING TECHNIQUES FOR LUT OF
BENCHMARK CIRCUIT 74182 IN DIFFERENT FPGA DEVICES BY USING XILINX ISE 14.1
9. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 55 | Page
“Fig.5”: Classification of power gating technique for leakage, ground bounce noise and average power
perspective
V. Conclusions
In this paper, we evaluated different power gating techniques for benchmark circuit 74182 which is a
high speed carry look ahead adder and also evaluated these techniques for LUT design of benchmark circuit
74182 for reduction of leakage current and ground bounce noise. We also, did the performance analysis of
LUT design using different FPGA devices as Spartan 3A DSP, Virtex-5, Virtex-6 LP and Kintex-7. We did the
analysis of leakage current, average power and ground bounce noise of LUT design for different FPGA devices.
Stacking power gating technique, diode based stacking power gating and diode based staggered phase damping
power gating technique has been presented for LUT design of benchmark circuit which reduces ground bounce
noise on mode transition and leakage current in standby mode. Simulation results show that on comparison with
the conventional case the average power is reduced by 99.61% (diode based stacking), 99.58%( stacking power
gating) and 99.2% in diode based staggered phase damping technique. Standby leakage current has been
reduced by 60%, 42.2% and 43.2% respectively in diode based staggered phase damping , stacking power
gating and diode based stacking technique. Diode based stacking technique achieves ground bounce reduction
of 82% compared to other techniques.
Further, performance analysis for LUT design used on different FPGA devices namely Spartan -3A
(90nm), Virtex-5 (65nm), Virtex-6 LP (40nm) and Kintex-7(28nm) has been done. A comparison chart of
leakage current, average power and ground bounce noise consumed by these devices in conventional mode,
stacking power gating, diode based stacking and diode based staggered phase damping power gating techniques
has been prepared, and it has found that by using different power gating techniques leakage current, average
power and ground bounce noise decreases in all techniques. Further, classification has been done of power
gating techniques according to leakage, ground bounce noise and average power perspective. On classification
we conclude that for leakage current diode based staggered phase damping is best while for leakage and ground
bounce noise perspective diode based stacking power gating and for average power diode based stacking
technique is best.
By using stacking power gating technique in Spartan-3A, Virtex-5, Virtex-6 LP and Kintex-7devices, a
leakage current consumption of 2311.23E-15, 1926E-15, 1540.8E-15 and 1540.8E-15 respectively has been
observed as compared to 3981.6E-9nW by conventional mode. Similarly, diode based stacking power gating
technique in Spartan-3A, Virtex-5, Virtex-6 LP and Kintex-7devices, a leakage current consumption of 2268fA,
10. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 56 | Page
1890fA, 1512fA and 1512fA respectively has been observed as compared to 3981.6E-9nA by conventional
mode. While in diode based staggered phase damping technique leakage current consumption of 1595.4fA,
1329.5fA, 1063.6fA and 1063.6fA has been observed for FPGA devices as compared to 3981.6E-9nA by
conventional mode.
Similarly, using stacking power gating technique in Spartan-3A, Virtex-5, Virtex-6 LP and Kintex-
7devices, an average power consumption of 9.81nW, 8.175nW, 6.54nW and 6.54nW respectively has been
observed as compared to 2388nW by conventional mode. Diode based stacking power gating technique in
Spartan-3A, Virtex-5, Virtex-6 LP and Kintex-7devices, an average power consumption of 9.22nW, 6.14nW,
6.14EnW and 7.686nW respectively has been observed as compared to 2388nW by conventional mode.
Whereas in diode based staggered phase damping technique leakage current consumption of 9.79nW, 8.16nW,
6.52nW and 6.52nW has been observed for FPGA devices as compared to 2988 nA by conventional mode.
Ground bounce is also calculated for these FPGA devices. So, stacking power gating technique in Spartan-3A,
Virtex-5, Virtex-6 LP and Kintex-7devices, ground bounce noise reduction of 1585.8nV, 1321.5nV, 1057.2nV
and 1057.2nV respectively has been observed. For diode based stacking power gating technique in Spartan-3A,
Virtex-5, Virtex-6 LP and Kintex-7devices, ground bounce noise reduction of 717.6nV, 588nV, 478.4nV and
478.4nV respectively has been calculated. Whereas in diode based staggered phase damping technique ground
bounce noise reduces to 1017.2nV, 847.7nV, 678.1nV and 678.1nV has been observed for FPGA devices.
References
[1] S.G.Narendra and A. Chandrakasan, Leakage in Nanometer CMOS Technologies. New York: Springer-verlag, 2006.
[2] K. Bernstein et al., “Design and CAD challenges in sub-90nm CMOS technologies,” in Proc. int. conf. computer Aided Design.,
2003, pp.129-136.
[3] “International Technology Roadmap for Semiconductors,” Semiconductor Industry Association, 2005. [Online]. Available:
http://public.itrs.net.
[4] H. Felder and J. Ganger, “Full Chip Analysis of Leakage Power Under Process variations, Including Spatial Correlations, “in proc.
DAC, pp.523-528, June2005.
[5] Jun Cheol Park and Vincent J. Mooney” Sleepy Stack Leakage Reduction” IEEE transactions on very large scale integration
(VLSI) systems, vol.14, no.1. November 2006.
[6] Harmander Singh, Kanak Agarwal, Dennis Sylvester, Kevin J. Nowka, “Enhanced Leakage Reduction Techniques Using
Intermediate Strength Power Gating,” IEEE Transactions on VLSI Systems, vol.15, No.11, November2007.
[7] Y. Chang. S.K. Gupta, and M.A. Breuer, “Analysis of ground bounce in deep sub-micron circuits”, in proc.15th IEEE VLSI Test
symposium, 1997,pp110-116.
[8] N. West. K. Eshragian, Principles of CMOS VLSI Design: A systems Perspective, Addison-Wesley, 1993.
[9] Suhwan Kim, Chang Jun Choi, Deog- Kyoon Jeong, Stephen V. Kosonocky, Sung Bae Park, “ Reducing Ground-Bounce Noise and
Stabilizing the Data-Retention Voltage of Power-Gating Structures,” IEEE transactions on Electron
Devices,vol.55,No.1,January2008.
[10] S. Mutoh et al., “1-v power supply high-speed digital circuit technology with multihreshold-voltage CMOS.”J. of solid state circuit
, vol.SC- 30, pp.847-854, August 1995.
[11] Charbel J. Akl, Rafic A. Ayoubi, Magdy A. Bayoumi, “An effective staggered-phase damping technique for suppressing power-
gating resonance noise during mode transition,” 10th
International Symposium on Quality of Electronic Design, pp.116-119, 2009.
[12] K. Kawasaki et al., “A sub-us wake-up time power gating technique with bypass power line for rush current support,” IEEE J.
Solid-State Circuits, vol.44, no. 4, pp.146–147, Apr. 2009.
[13] Ku He, Rong Luo, Yu Wang, “A Power Gating Scheme for Ground Bounce Reduction During Mode Transition, ” in ICCD07, pp.
388-394, 2007.
[14] R. Bhanuprakash, Manisha Pattanaik, S.S Rajput and Kaushik Mazumdar, “ Analysis & reduction of ground bounce noise and
leakage current during mode transition of stacking power gating logic circuits” , proceedings of IEEE TENCON Singapore, pp. 1-6,
2009.
[15] Shilpi Birla, Neeraj Kr. Shukla, R.K Singh and Manisha Pattanaik, “ Device and circuit design challenges for low leakage SRAM
for ultra low power applications”, Canadian Journal of Electrical and Electronics Engineering ( EEE) Canada, USA, vol.1, no.7,
Dec. 2010, pp. 156-157, ISSN:1923-0540.
[16] M.H. Chowdhary, G. Gjanc, J.P. Khaled, “Controlling ground bounce noise in power gating scheme for system- on- chip,” in
Proc. Int. Symposium on VLSI (2008), pp. 437-440.
[71] Rahul Singh, Ah Reum Kim, Kim So Young, Kim Suhan, “ A three- step power gating turn-on technique for controlling ground
bounce noise,” in Proc. Int. Symposium on Low power electronics and design,” ( 2010), pp. 171-176.
[18] Ikeda, Teii, Kungen, “Origin of reverse leakage current in n- type crystalline diamond/ p type silicon heterojunction diodes”, IEEE
Applied Science Physics Letter, vol. 94 (7) (2009).
[19] Y. Lie, C. Hong Hwang, C. Le Chen and S. Chung Lou, “UV illumination technique for leakage current reduction in a Si: H thin
film transistors”, IEEE transactions on Electron devices, vol. 55 ( 11) ( 2008) pp. 3314-3318.
[20] Subramanian, A.R Singhal, R. Chi- Chao Wang Yu Cao, “Design rule optimization of regular layout for leakage reduction in
nanoscale design” IEEE conference on Design Automation , ASPDAC , 2008, pp. 474- 479.
[21] D. Dwevedi, K. Sunil Kumar, “Power rail noise minimization during mode transition in a dual core processor,” IEEE conference on
advances in computing control and Telecommunication technology ( 2010), pp. 135-139.
[22] T. Taun and B. Lai. “Leakage power analysis of a 90nm FPGA” in IEEE Custom Integrated Circuits Conferences, pp. 57-60, 2003.
[23] L. Shang, A. Kaviani, and K. Bathala. “Dynamic power consumption of the Virtex-II FPGA family.” ACM / SIGDA International
Symposium on Field Programmable Gate Arrays, pp. 157-164, 2002.
[24]. K.W. Poon, A. Yan, and S. J.E. Wilton. “A flexible power model for FPGAs,” in International Conference on Field-
Programmable Logic and Applications, pp. 312-321, 2002.
[25]. V. George and J. Rabaey, ”Low-Energy FPGAs: Architecture and Design”, Kulwer Academic Publishers, Boston, MA,2001.
11. Low Leakage Low Ground Bounce Noise
Power Gating Techniques for FPGAs
www.iosrjournals.org 57 | Page
[26]. Jason H. Anderson, Student Member, and Farid N. Najm,. “Active Leakage Power Optimization for FPGAs,” IEEE Transaction on
Computer- Aided Design of Integrated Circuits and Systems, vol. 25, pp. 423-437, March 2006.
[27]. M. Anis, S. Areibi, M. Mahmoud, and M. Elmasry, “Dynamic and leakage power reduction in MTCMOS Circuits using an
automated efficient gate clustering technique,” in ACM/IEEE Design Automation Conference, pp. 480-485, 2002.
[28] D. Kumar, P. Kumar, M. Pattanaik, “Performance analysis of dynamic threshold MOS (DTMOS) based 4- input multiplexer switch
for low power and high speed FPGA design,” in SBCCI Conference 2010, pp. 2-7, 2010.
[29] F. Assaderaghi, D. Sinitsky, S. A. Parke, J. Bokor, Ping K. Ko and Chenming Hu “ Dynamic threshold – voltage MOSFET
(DTMOS) for Ultra- Low Voltage VLSI,” IEEE Transactions on Electron Devices, vol. 44, pp. 414- 422, March 1997.
[30] A. Lodi, L. Ciccarelli, and R. Guerrieri “Low Leakage Techniques for FPGAs,” IEEE Journal of solid state circuits, vol. 41, no.7,
July 2006, pp. 1662- 1672.
[31] H. Hassan, M. Anis, and M. Elmasry, “Input vector recording for leakage power reduction in FPGAs ,” IEEE Transactions On
Computer Aided Design of Integrated Circuits and Systems, vol.27, no.9, September 2008, pp. 1555- 1564.
[32] D. Kumar, P. Kumar and M. Pattanaik, “Performance analysis of 90nm look up table (LUT) for low power application” in 13th
Euromicro conference on digital system design: Architectures, methods and tools, 2010.
[33] Xilinx, Virtex-5 FPGA family overview, February 2009.
[34] Xilinx, Virtex-6 FPGA family overview, January 2012.
[35] Xilinx, Kintex-7 FPGA family overview, October 2012.