SlideShare a Scribd company logo
1 of 4
Download to read offline
International Journal of Trend in Scientific Research and Development (IJTSRD)
Volume 3 Issue 5, August 2019 Available Online: www.ijtsrd.com e-ISSN: 2456 – 6470
@ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1785
Comparative Analysis of Efficient Designs of
D- Latch using 32nm CMOS Technology
Tanusha Beni Vyas1, Shubhash Chandra2
1PG. Scholar, 2Assistant Professor
1,2Information and Technology, Rajasthan College of Engineering for Women, Jaipur, Rajasthan, India
How to cite this paper: Tanusha Beni
Vyas | Shubhash Chandra "Comparative
Analysis of Efficient Designs of D- Latch
using 32nm CMOS Technology"Published
in International
Journal of Trend in
Scientific Research
and Development
(ijtsrd), ISSN: 2456-
6470, Volume-3 |
Issue-5, August
2019,pp.1785-1788,
https://doi.org/10.31142/ijtsrd26707
Copyright © 2019 by author(s) and
International Journalof Trendin Scientific
Research and Development Journal. This
is an Open Access article distributed
under the terms of
the Creative
CommonsAttribution
License (CC BY 4.0)
(http://creativecommons.org/licenses/by
/4.0)
ABSTRACT
In this paper we have proposed various efficient designs of low power D-latch
using 32nm CMOS technology. We have designed and simulated these circuits
in HSpice simulationtool.InthissimulationwehavemodifiedW/Lratioofeach
transistor in each circuit. We have taken power supply of 0.9V. We have
calculated average power consumed propagation delay and power delay
product.
KEYWORDS: Latch, CMOS, Clock, Power Delay Product, MOSFET
1. INTRODUCTION
Developmentsin largescaleintegrationresultedinmillionsoftransistorsplaced
on a single chip for execution of intricate circuitry. Due to this placing of large
no of transistors within a small area resulted in more heat dissipation and
power consumption. To solve these problems many research were carried on
and solutionswere proposed such as by decreasing the power supply voltage,
switching frequency and capacitance of transistor. Maximum number of VLSI
related applications such as DSP, image & video processing and
microprocessors, widely uses logic gates and arithmetic circuits. Operations
such as AND, OR, addition, subtraction, and multiplication are usually usedby
these circuits. The building blocks of maximum digital circuits are logic gates,
whereas in arithmetic circuits, 1-bit full adder cell is widely used. Therefore
improving their execution is vital for improving the overall module
performance.
Due to fast development in mobile communication and
computation technology demand for building of low-power
VLSI systems has come forth. The technology related to
battery does not progress at the same rate as that of
microelectronics.Thusforthemobilesystemsafixedamount
of power is available. Thus, moreconstraints are being faced
by the engineers such as: high speed, high throughput, small
silicon area, and at the same time, low- power consumption.
Therefore great interest was shown for designing of low-
power, high performance adder cells.
Limitation due to power dissipation can be represented by
two methods. The former one is related to cooling while
realizinghighperformancesystems.Largeamountofenergyis
dissipated from high-speed circuits in a shortamountoftime
resulting in significant amount of heat. The produced heat
requires to be removed from the package on which
integrated circuitsare attached. If the packagecannotamply
disperse this heat or if the requisite thermal componentsare
too costly for the application heat removal may become a
limiting factor. The later one relates to failure of high-power
circuits due to the growing acceptance of portable electronic
devices. Batteries are used as a power source in applications
such as Laptop computers, portable video players and
cellular phones. These devices requirerecharging afterbeing
operational for a limited time of operation. To lengthen the
battery life, low power procedure is necessary in integrated
circuits.
2. D-Latch
Theone-bit digitalstorage elementplaysa fundamental role
in digital signal processing circuitry. The D-latch whose
waveforms are shown in Figure 1 is such a device: it is a
memory element having at least two inputs, namely a clock
signal {CLK) and a data signal (D) and an output (Q) (and
oftenitscomplement).Thedeviceis‘transparent'duringoneof
the clock levels the transparent phase during which the
output Q follows the input D. But when the clock level is
complementedtoitsisolationphasethelogiclevelpresentatD
isfrozenatQ,whichremainsinthatstateuntilCLKreturns to
its transparent phase. D-latches are categorized as being
‘positive' or ‘negative’, depending upon the logic level of the
transparent phase.
Fig-1: D-latch waveform
IJTSRD26707
International Journal of Trend in Scientific Research and Development (IJTSRD) @ www.ijtsrd.com eISSN: 2456-6470
@ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1786
3. PROPOSED WORK
We have designed six types of efficient circuit of D-Latch
using MOSFET which consumes less average power. All
circuits are designed using 32nm CMOS technology at 5 GHz.
Power supply is 0.9V. All designs are shownbelow.
Fig-2: D-latch design 1
From fig. 2, it is the simplest method to demonstrate the
working of D-Latch. When clock (CLK) is high mosfets M3 &
M4 conduct and passes the input (D) further and M5, M6
invert the data which is again inverted by M11 & M12 to get
the same data. At this instant data is stored and latched by
M7, M8, M9 & M10. Now if the clock is low, whatever is the
input does not pass further, only previous latched data gets
passed to the output because of conduction of M9 &M10.
Fig-3: D-latch design 2
From fig. 3, when clock (CLK) is high, M3, M4 conducts and
input D passes to the output. This output also goes to M7,M8,
M9, M10 and gets inverted. Now if the clockis low, inverted
data switches on M11, M13 (if D = ‘1’) & M12, M14 (if D = ‘0’)
and keeps the previous data at the outputterminal.
Similarly some other circuits of D-latch are also designed
using32nmCMOSlibrarywhichareshownas follows:
Fig-4: D-latch design 3
Fig-5: D-latch design4
Fig-6: D-latch design5
Fig-7: D-latch design 6
International Journal of Trend in Scientific Research and Development (IJTSRD) @ www.ijtsrd.com eISSN: 2456-6470
@ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1787
4. EXPERIMENTAL RESULTS
Now in this section, we have shown output graphs for each
circuit design operated at frequency of 5 GHz. We have
provided clock signal of frequency 5 GHzanda data signalto
each circuit. Output waveforms are shown as follows:
Fig-8: Output of D-latch design 1
Fig-9: Output of D-latch design 2
Fig-10: Output of D-latch design 3
Fig-11: Output of D-latch design 4
International Journal of Trend in Scientific Research and Development (IJTSRD) @ www.ijtsrd.com eISSN: 2456-6470
@ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1788
Fig-12: Output of D-latch design 5
Fig-13: Output of D-latch design 6
Table 1 depicts the comparison between thesedesigns of D-
latch according to different parameters. These simulations
also show better performance of these circuits as compared
to circuits and results described in other literatures
Table1: Comparison between designs of D-latch
Design
No.
No. of
Transistors
Average
Power
(µW)
Delay
Time
(ps)
PDP
(fJ)
1 12 0.38 319.5 0.12
2 14 0.35 306.04 0.11
3 7 0.13 12.44 0.002
4 6 0.07 8.06 0.006
5 6 0.16 2.44 0.004
6 12 0.26 21.5 0.005
Ref [5] 14 1.05 38.10 0.040
5. CONCLUSIONS
In conclusion, it has been observed that design of D-latch
based on sleep transistor shows better performance than
stacked inverter. All the simulations are performed nHSpice
simulation tool using 32nm CMOS library at power supplyof
0.9V for frequency of 5GHz. These designs are working
satisfactorily at high frequencies.
REFERENCES
[1] J. B. Kuo, J. Lou, “Low Voltage CMOS VLSI circuits”,John
Wiley & Sons, 1999.
[2] J.M.Rabaey, “DigitalIntegratedCircuits”, PrenticeHall,
1996.
[3] K. Roy and S. Prasad, Low Power CMOS VLSI Circuit
Design.
[4] Shankar Kumar Vijay, Sanjay Kumar Jaiswal, Kumkum
Verma, “Design and analysis of CMOS Inverter and D
Latch MCML Inverter”, International Journal of
AdvancedTrendsin ComputerScienceandEngineering,
2012.
[5] Sumitra Singar and P.K. Ghosh, “Unique Robust Fault
Resistant D-Latch for Low Power Applications”, IEEE,
2017.
[6] SaeidehShirinzadeh,RahebehNiarakiAsli,“Designand
performance evaluation of a low cost Full Protected
CMOS Latch”, IEEE Computer Society, 2013.
[7] Saeideh Shirinzadeh, Rahebeh Niaraki Asli, “High
EfficiencyTimeRedundantHardenedLatchforReliable
Circuit Design”, Springer, 2013.
[8] Sumitra Singar, N. K. Joshi and P.K.Ghosh, “Novel Fault
Resistant D-Latch for Low Power VLSI Design”,
InternationalJournalofEngineeringandManufacturing
Science, 2017.
[9] KanikaandPawan KumarDahiya,“AnalyzingtheImpact
of Sleep Transistor on SRAM”, IOSR Journal of VLSIand
Signal Processing, 2017.
[10] Ankita Nagar and Vidhu Parmar, “Implementation of
Transistor Stacking Technique in Combinational
Circuits”, IOSR Journal of VLSI and Signal Processing,
2014.

More Related Content

What's hot

Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
VLSICS Design
 

What's hot (19)

D-Flip Flop Layout: Efficient in Terms of Area and Power
D-Flip Flop Layout: Efficient in Terms of  Area and Power D-Flip Flop Layout: Efficient in Terms of  Area and Power
D-Flip Flop Layout: Efficient in Terms of Area and Power
 
IRJET- Design of Area Efficient and Highly Reliable RHBD 10T Memory Cell for ...
IRJET- Design of Area Efficient and Highly Reliable RHBD 10T Memory Cell for ...IRJET- Design of Area Efficient and Highly Reliable RHBD 10T Memory Cell for ...
IRJET- Design of Area Efficient and Highly Reliable RHBD 10T Memory Cell for ...
 
Application of diversity techniques for multi user idma communication system
Application of diversity techniques for multi user idma communication systemApplication of diversity techniques for multi user idma communication system
Application of diversity techniques for multi user idma communication system
 
IRJET- Proposing a RTD-Based Block for On-Chip GPU Caches to Reduce Static Po...
IRJET- Proposing a RTD-Based Block for On-Chip GPU Caches to Reduce Static Po...IRJET- Proposing a RTD-Based Block for On-Chip GPU Caches to Reduce Static Po...
IRJET- Proposing a RTD-Based Block for On-Chip GPU Caches to Reduce Static Po...
 
Layout Design Analysis of SR Flip Flop using CMOS Technology
Layout Design Analysis of SR Flip Flop using CMOS TechnologyLayout Design Analysis of SR Flip Flop using CMOS Technology
Layout Design Analysis of SR Flip Flop using CMOS Technology
 
Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
 
A DWT, DCT AND SVD BASED WATERMARKING TECHNIQUE TO PROTECT THE IMAGE PIRACY
A DWT, DCT AND SVD BASED WATERMARKING TECHNIQUE TO PROTECT THE IMAGE PIRACYA DWT, DCT AND SVD BASED WATERMARKING TECHNIQUE TO PROTECT THE IMAGE PIRACY
A DWT, DCT AND SVD BASED WATERMARKING TECHNIQUE TO PROTECT THE IMAGE PIRACY
 
IRJET- Energy Efficient One Bit Subtractor Circuits for Computing Application...
IRJET- Energy Efficient One Bit Subtractor Circuits for Computing Application...IRJET- Energy Efficient One Bit Subtractor Circuits for Computing Application...
IRJET- Energy Efficient One Bit Subtractor Circuits for Computing Application...
 
I044024549
I044024549I044024549
I044024549
 
Td ams processing for vlsi implementation of ldpc decoder
Td ams processing for vlsi implementation of ldpc decoderTd ams processing for vlsi implementation of ldpc decoder
Td ams processing for vlsi implementation of ldpc decoder
 
A CORDIC based QR Decomposition Technique for MIMO Detection
A CORDIC based QR Decomposition Technique for MIMO Detection A CORDIC based QR Decomposition Technique for MIMO Detection
A CORDIC based QR Decomposition Technique for MIMO Detection
 
Efficient Broadcast Authentication with Highest Life Span in Wireless Sensor ...
Efficient Broadcast Authentication with Highest Life Span in Wireless Sensor ...Efficient Broadcast Authentication with Highest Life Span in Wireless Sensor ...
Efficient Broadcast Authentication with Highest Life Span in Wireless Sensor ...
 
Bit Serial multiplier using Verilog
Bit Serial multiplier using VerilogBit Serial multiplier using Verilog
Bit Serial multiplier using Verilog
 
OTP, Phishing, QR code, Shares, Visual Cryptography.
OTP, Phishing, QR code, Shares, Visual Cryptography.OTP, Phishing, QR code, Shares, Visual Cryptography.
OTP, Phishing, QR code, Shares, Visual Cryptography.
 
0 nidhi sethi_finalpaper--1-5
0 nidhi sethi_finalpaper--1-50 nidhi sethi_finalpaper--1-5
0 nidhi sethi_finalpaper--1-5
 
A Detailed Survey on VLSI Architectures for Lifting based DWT for efficient h...
A Detailed Survey on VLSI Architectures for Lifting based DWT for efficient h...A Detailed Survey on VLSI Architectures for Lifting based DWT for efficient h...
A Detailed Survey on VLSI Architectures for Lifting based DWT for efficient h...
 
55
5555
55
 
Consensus in Smart Grids for Decentralized Energy Management
Consensus in Smart Grids for Decentralized Energy ManagementConsensus in Smart Grids for Decentralized Energy Management
Consensus in Smart Grids for Decentralized Energy Management
 
Bk31422425
Bk31422425Bk31422425
Bk31422425
 

Similar to Comparative Analysis of Efficient Designs of D Latch using 32nm CMOS Technology

A NEW DATA ENCODER AND DECODER SCHEME FOR NETWORK ON CHIP
A NEW DATA ENCODER AND DECODER SCHEME FOR  NETWORK ON CHIPA NEW DATA ENCODER AND DECODER SCHEME FOR  NETWORK ON CHIP
A NEW DATA ENCODER AND DECODER SCHEME FOR NETWORK ON CHIP
Editor IJMTER
 
Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...
Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...
Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...
ijtsrd
 

Similar to Comparative Analysis of Efficient Designs of D Latch using 32nm CMOS Technology (20)

PERFORMANCE ANALYSIS OF D-FLIP FLOP USING CMOS, GDI, DSTC TECHNIQUES
PERFORMANCE ANALYSIS OF D-FLIP FLOP USING CMOS, GDI, DSTC TECHNIQUESPERFORMANCE ANALYSIS OF D-FLIP FLOP USING CMOS, GDI, DSTC TECHNIQUES
PERFORMANCE ANALYSIS OF D-FLIP FLOP USING CMOS, GDI, DSTC TECHNIQUES
 
A Survey Paper on Leakage Power and Delay in CMOS Circuits
A Survey Paper on Leakage Power and Delay in CMOS CircuitsA Survey Paper on Leakage Power and Delay in CMOS Circuits
A Survey Paper on Leakage Power and Delay in CMOS Circuits
 
Low power and high performance detff using common
Low power and high performance detff using commonLow power and high performance detff using common
Low power and high performance detff using common
 
Design Analysis of Delay Register with PTL Logic using 90 nm Technology
Design Analysis of Delay Register with PTL Logic using 90 nm TechnologyDesign Analysis of Delay Register with PTL Logic using 90 nm Technology
Design Analysis of Delay Register with PTL Logic using 90 nm Technology
 
Low power and high performance detff using common feedback inverter logic
Low power and high performance detff using common feedback inverter logic Low power and high performance detff using common feedback inverter logic
Low power and high performance detff using common feedback inverter logic
 
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
 
Implementation and analysis of power reduction in 2 to 4 decoder design using...
Implementation and analysis of power reduction in 2 to 4 decoder design using...Implementation and analysis of power reduction in 2 to 4 decoder design using...
Implementation and analysis of power reduction in 2 to 4 decoder design using...
 
Low power 6 transistor latch design for portable devices
Low power 6 transistor latch design for portable devicesLow power 6 transistor latch design for portable devices
Low power 6 transistor latch design for portable devices
 
A Literature Review On Design Strategies And Methodologies Of Low Power VLSI ...
A Literature Review On Design Strategies And Methodologies Of Low Power VLSI ...A Literature Review On Design Strategies And Methodologies Of Low Power VLSI ...
A Literature Review On Design Strategies And Methodologies Of Low Power VLSI ...
 
DESIGN OF IMPROVED RESISTOR LESS 45NM SWITCHED INVERTER SCHEME (SIS) ANALOG T...
DESIGN OF IMPROVED RESISTOR LESS 45NM SWITCHED INVERTER SCHEME (SIS) ANALOG T...DESIGN OF IMPROVED RESISTOR LESS 45NM SWITCHED INVERTER SCHEME (SIS) ANALOG T...
DESIGN OF IMPROVED RESISTOR LESS 45NM SWITCHED INVERTER SCHEME (SIS) ANALOG T...
 
A NEW DATA ENCODER AND DECODER SCHEME FOR NETWORK ON CHIP
A NEW DATA ENCODER AND DECODER SCHEME FOR  NETWORK ON CHIPA NEW DATA ENCODER AND DECODER SCHEME FOR  NETWORK ON CHIP
A NEW DATA ENCODER AND DECODER SCHEME FOR NETWORK ON CHIP
 
Comparative Performance Analysis of Low Power Full Adder Design in Different ...
Comparative Performance Analysis of Low Power Full Adder Design in Different ...Comparative Performance Analysis of Low Power Full Adder Design in Different ...
Comparative Performance Analysis of Low Power Full Adder Design in Different ...
 
Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...
Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...
Design and Detection of Underground Cable Fault Using Raspberry Pi and IoT Sy...
 
MAJOR PROJEC TVLSI
MAJOR PROJEC TVLSIMAJOR PROJEC TVLSI
MAJOR PROJEC TVLSI
 
Performance and analysis of ultra deep sub micron technology using complement...
Performance and analysis of ultra deep sub micron technology using complement...Performance and analysis of ultra deep sub micron technology using complement...
Performance and analysis of ultra deep sub micron technology using complement...
 
Design and Analysis of Sequential Elements for Low Power Clocking System with...
Design and Analysis of Sequential Elements for Low Power Clocking System with...Design and Analysis of Sequential Elements for Low Power Clocking System with...
Design and Analysis of Sequential Elements for Low Power Clocking System with...
 
Area Efficient Pulsed Clock Generator Using Pulsed Latch Shift Register
Area Efficient Pulsed Clock Generator Using Pulsed Latch Shift RegisterArea Efficient Pulsed Clock Generator Using Pulsed Latch Shift Register
Area Efficient Pulsed Clock Generator Using Pulsed Latch Shift Register
 
IRJET - Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
IRJET -  	  Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...IRJET -  	  Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
IRJET - Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
 
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register TannerArea Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
 
Bl34395398
Bl34395398Bl34395398
Bl34395398
 

More from ijtsrd

‘Six Sigma Technique’ A Journey Through its Implementation
‘Six Sigma Technique’ A Journey Through its Implementation‘Six Sigma Technique’ A Journey Through its Implementation
‘Six Sigma Technique’ A Journey Through its Implementation
ijtsrd
 
Dynamics of Communal Politics in 21st Century India Challenges and Prospects
Dynamics of Communal Politics in 21st Century India Challenges and ProspectsDynamics of Communal Politics in 21st Century India Challenges and Prospects
Dynamics of Communal Politics in 21st Century India Challenges and Prospects
ijtsrd
 
Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...
Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...
Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...
ijtsrd
 
The Impact of Digital Media on the Decentralization of Power and the Erosion ...
The Impact of Digital Media on the Decentralization of Power and the Erosion ...The Impact of Digital Media on the Decentralization of Power and the Erosion ...
The Impact of Digital Media on the Decentralization of Power and the Erosion ...
ijtsrd
 
Problems and Challenges of Agro Entreprenurship A Study
Problems and Challenges of Agro Entreprenurship A StudyProblems and Challenges of Agro Entreprenurship A Study
Problems and Challenges of Agro Entreprenurship A Study
ijtsrd
 
Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...
Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...
Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...
ijtsrd
 
A Study on the Effective Teaching Learning Process in English Curriculum at t...
A Study on the Effective Teaching Learning Process in English Curriculum at t...A Study on the Effective Teaching Learning Process in English Curriculum at t...
A Study on the Effective Teaching Learning Process in English Curriculum at t...
ijtsrd
 
The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...
The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...
The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...
ijtsrd
 
Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...
Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...
Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...
ijtsrd
 
Sustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. Sadiku
Sustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. SadikuSustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. Sadiku
Sustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. Sadiku
ijtsrd
 
Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...
Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...
Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...
ijtsrd
 
Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...
Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...
Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...
ijtsrd
 
Activating Geospatial Information for Sudans Sustainable Investment Map
Activating Geospatial Information for Sudans Sustainable Investment MapActivating Geospatial Information for Sudans Sustainable Investment Map
Activating Geospatial Information for Sudans Sustainable Investment Map
ijtsrd
 
Educational Unity Embracing Diversity for a Stronger Society
Educational Unity Embracing Diversity for a Stronger SocietyEducational Unity Embracing Diversity for a Stronger Society
Educational Unity Embracing Diversity for a Stronger Society
ijtsrd
 
DeepMask Transforming Face Mask Identification for Better Pandemic Control in...
DeepMask Transforming Face Mask Identification for Better Pandemic Control in...DeepMask Transforming Face Mask Identification for Better Pandemic Control in...
DeepMask Transforming Face Mask Identification for Better Pandemic Control in...
ijtsrd
 

More from ijtsrd (20)

‘Six Sigma Technique’ A Journey Through its Implementation
‘Six Sigma Technique’ A Journey Through its Implementation‘Six Sigma Technique’ A Journey Through its Implementation
‘Six Sigma Technique’ A Journey Through its Implementation
 
Edge Computing in Space Enhancing Data Processing and Communication for Space...
Edge Computing in Space Enhancing Data Processing and Communication for Space...Edge Computing in Space Enhancing Data Processing and Communication for Space...
Edge Computing in Space Enhancing Data Processing and Communication for Space...
 
Dynamics of Communal Politics in 21st Century India Challenges and Prospects
Dynamics of Communal Politics in 21st Century India Challenges and ProspectsDynamics of Communal Politics in 21st Century India Challenges and Prospects
Dynamics of Communal Politics in 21st Century India Challenges and Prospects
 
Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...
Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...
Assess Perspective and Knowledge of Healthcare Providers Towards Elehealth in...
 
The Impact of Digital Media on the Decentralization of Power and the Erosion ...
The Impact of Digital Media on the Decentralization of Power and the Erosion ...The Impact of Digital Media on the Decentralization of Power and the Erosion ...
The Impact of Digital Media on the Decentralization of Power and the Erosion ...
 
Online Voices, Offline Impact Ambedkars Ideals and Socio Political Inclusion ...
Online Voices, Offline Impact Ambedkars Ideals and Socio Political Inclusion ...Online Voices, Offline Impact Ambedkars Ideals and Socio Political Inclusion ...
Online Voices, Offline Impact Ambedkars Ideals and Socio Political Inclusion ...
 
Problems and Challenges of Agro Entreprenurship A Study
Problems and Challenges of Agro Entreprenurship A StudyProblems and Challenges of Agro Entreprenurship A Study
Problems and Challenges of Agro Entreprenurship A Study
 
Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...
Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...
Comparative Analysis of Total Corporate Disclosure of Selected IT Companies o...
 
The Impact of Educational Background and Professional Training on Human Right...
The Impact of Educational Background and Professional Training on Human Right...The Impact of Educational Background and Professional Training on Human Right...
The Impact of Educational Background and Professional Training on Human Right...
 
A Study on the Effective Teaching Learning Process in English Curriculum at t...
A Study on the Effective Teaching Learning Process in English Curriculum at t...A Study on the Effective Teaching Learning Process in English Curriculum at t...
A Study on the Effective Teaching Learning Process in English Curriculum at t...
 
The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...
The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...
The Role of Mentoring and Its Influence on the Effectiveness of the Teaching ...
 
Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...
Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...
Design Simulation and Hardware Construction of an Arduino Microcontroller Bas...
 
Sustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. Sadiku
Sustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. SadikuSustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. Sadiku
Sustainable Energy by Paul A. Adekunte | Matthew N. O. Sadiku | Janet O. Sadiku
 
Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...
Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...
Concepts for Sudan Survey Act Implementations Executive Regulations and Stand...
 
Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...
Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...
Towards the Implementation of the Sudan Interpolated Geoid Model Khartoum Sta...
 
Activating Geospatial Information for Sudans Sustainable Investment Map
Activating Geospatial Information for Sudans Sustainable Investment MapActivating Geospatial Information for Sudans Sustainable Investment Map
Activating Geospatial Information for Sudans Sustainable Investment Map
 
Educational Unity Embracing Diversity for a Stronger Society
Educational Unity Embracing Diversity for a Stronger SocietyEducational Unity Embracing Diversity for a Stronger Society
Educational Unity Embracing Diversity for a Stronger Society
 
Integration of Indian Indigenous Knowledge System in Management Prospects and...
Integration of Indian Indigenous Knowledge System in Management Prospects and...Integration of Indian Indigenous Knowledge System in Management Prospects and...
Integration of Indian Indigenous Knowledge System in Management Prospects and...
 
DeepMask Transforming Face Mask Identification for Better Pandemic Control in...
DeepMask Transforming Face Mask Identification for Better Pandemic Control in...DeepMask Transforming Face Mask Identification for Better Pandemic Control in...
DeepMask Transforming Face Mask Identification for Better Pandemic Control in...
 
Streamlining Data Collection eCRF Design and Machine Learning
Streamlining Data Collection eCRF Design and Machine LearningStreamlining Data Collection eCRF Design and Machine Learning
Streamlining Data Collection eCRF Design and Machine Learning
 

Recently uploaded

The basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptxThe basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptx
heathfieldcps1
 

Recently uploaded (20)

UGC NET Paper 1 Unit 7 DATA INTERPRETATION.pdf
UGC NET Paper 1 Unit 7 DATA INTERPRETATION.pdfUGC NET Paper 1 Unit 7 DATA INTERPRETATION.pdf
UGC NET Paper 1 Unit 7 DATA INTERPRETATION.pdf
 
21st_Century_Skills_Framework_Final_Presentation_2.pptx
21st_Century_Skills_Framework_Final_Presentation_2.pptx21st_Century_Skills_Framework_Final_Presentation_2.pptx
21st_Century_Skills_Framework_Final_Presentation_2.pptx
 
Details on CBSE Compartment Exam.pptx1111
Details on CBSE Compartment Exam.pptx1111Details on CBSE Compartment Exam.pptx1111
Details on CBSE Compartment Exam.pptx1111
 
Towards a code of practice for AI in AT.pptx
Towards a code of practice for AI in AT.pptxTowards a code of practice for AI in AT.pptx
Towards a code of practice for AI in AT.pptx
 
Interdisciplinary_Insights_Data_Collection_Methods.pptx
Interdisciplinary_Insights_Data_Collection_Methods.pptxInterdisciplinary_Insights_Data_Collection_Methods.pptx
Interdisciplinary_Insights_Data_Collection_Methods.pptx
 
How to Create and Manage Wizard in Odoo 17
How to Create and Manage Wizard in Odoo 17How to Create and Manage Wizard in Odoo 17
How to Create and Manage Wizard in Odoo 17
 
Unit 3 Emotional Intelligence and Spiritual Intelligence.pdf
Unit 3 Emotional Intelligence and Spiritual Intelligence.pdfUnit 3 Emotional Intelligence and Spiritual Intelligence.pdf
Unit 3 Emotional Intelligence and Spiritual Intelligence.pdf
 
AIM of Education-Teachers Training-2024.ppt
AIM of Education-Teachers Training-2024.pptAIM of Education-Teachers Training-2024.ppt
AIM of Education-Teachers Training-2024.ppt
 
OSCM Unit 2_Operations Processes & Systems
OSCM Unit 2_Operations Processes & SystemsOSCM Unit 2_Operations Processes & Systems
OSCM Unit 2_Operations Processes & Systems
 
Exploring_the_Narrative_Style_of_Amitav_Ghoshs_Gun_Island.pptx
Exploring_the_Narrative_Style_of_Amitav_Ghoshs_Gun_Island.pptxExploring_the_Narrative_Style_of_Amitav_Ghoshs_Gun_Island.pptx
Exploring_the_Narrative_Style_of_Amitav_Ghoshs_Gun_Island.pptx
 
Simple, Complex, and Compound Sentences Exercises.pdf
Simple, Complex, and Compound Sentences Exercises.pdfSimple, Complex, and Compound Sentences Exercises.pdf
Simple, Complex, and Compound Sentences Exercises.pdf
 
dusjagr & nano talk on open tools for agriculture research and learning
dusjagr & nano talk on open tools for agriculture research and learningdusjagr & nano talk on open tools for agriculture research and learning
dusjagr & nano talk on open tools for agriculture research and learning
 
On_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptx
On_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptxOn_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptx
On_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptx
 
Economic Importance Of Fungi In Food Additives
Economic Importance Of Fungi In Food AdditivesEconomic Importance Of Fungi In Food Additives
Economic Importance Of Fungi In Food Additives
 
FICTIONAL SALESMAN/SALESMAN SNSW 2024.pdf
FICTIONAL SALESMAN/SALESMAN SNSW 2024.pdfFICTIONAL SALESMAN/SALESMAN SNSW 2024.pdf
FICTIONAL SALESMAN/SALESMAN SNSW 2024.pdf
 
PANDITA RAMABAI- Indian political thought GENDER.pptx
PANDITA RAMABAI- Indian political thought GENDER.pptxPANDITA RAMABAI- Indian political thought GENDER.pptx
PANDITA RAMABAI- Indian political thought GENDER.pptx
 
Model Attribute _rec_name in the Odoo 17
Model Attribute _rec_name in the Odoo 17Model Attribute _rec_name in the Odoo 17
Model Attribute _rec_name in the Odoo 17
 
Play hard learn harder: The Serious Business of Play
Play hard learn harder:  The Serious Business of PlayPlay hard learn harder:  The Serious Business of Play
Play hard learn harder: The Serious Business of Play
 
How to Add a Tool Tip to a Field in Odoo 17
How to Add a Tool Tip to a Field in Odoo 17How to Add a Tool Tip to a Field in Odoo 17
How to Add a Tool Tip to a Field in Odoo 17
 
The basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptxThe basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptx
 

Comparative Analysis of Efficient Designs of D Latch using 32nm CMOS Technology

  • 1. International Journal of Trend in Scientific Research and Development (IJTSRD) Volume 3 Issue 5, August 2019 Available Online: www.ijtsrd.com e-ISSN: 2456 – 6470 @ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1785 Comparative Analysis of Efficient Designs of D- Latch using 32nm CMOS Technology Tanusha Beni Vyas1, Shubhash Chandra2 1PG. Scholar, 2Assistant Professor 1,2Information and Technology, Rajasthan College of Engineering for Women, Jaipur, Rajasthan, India How to cite this paper: Tanusha Beni Vyas | Shubhash Chandra "Comparative Analysis of Efficient Designs of D- Latch using 32nm CMOS Technology"Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456- 6470, Volume-3 | Issue-5, August 2019,pp.1785-1788, https://doi.org/10.31142/ijtsrd26707 Copyright © 2019 by author(s) and International Journalof Trendin Scientific Research and Development Journal. This is an Open Access article distributed under the terms of the Creative CommonsAttribution License (CC BY 4.0) (http://creativecommons.org/licenses/by /4.0) ABSTRACT In this paper we have proposed various efficient designs of low power D-latch using 32nm CMOS technology. We have designed and simulated these circuits in HSpice simulationtool.InthissimulationwehavemodifiedW/Lratioofeach transistor in each circuit. We have taken power supply of 0.9V. We have calculated average power consumed propagation delay and power delay product. KEYWORDS: Latch, CMOS, Clock, Power Delay Product, MOSFET 1. INTRODUCTION Developmentsin largescaleintegrationresultedinmillionsoftransistorsplaced on a single chip for execution of intricate circuitry. Due to this placing of large no of transistors within a small area resulted in more heat dissipation and power consumption. To solve these problems many research were carried on and solutionswere proposed such as by decreasing the power supply voltage, switching frequency and capacitance of transistor. Maximum number of VLSI related applications such as DSP, image & video processing and microprocessors, widely uses logic gates and arithmetic circuits. Operations such as AND, OR, addition, subtraction, and multiplication are usually usedby these circuits. The building blocks of maximum digital circuits are logic gates, whereas in arithmetic circuits, 1-bit full adder cell is widely used. Therefore improving their execution is vital for improving the overall module performance. Due to fast development in mobile communication and computation technology demand for building of low-power VLSI systems has come forth. The technology related to battery does not progress at the same rate as that of microelectronics.Thusforthemobilesystemsafixedamount of power is available. Thus, moreconstraints are being faced by the engineers such as: high speed, high throughput, small silicon area, and at the same time, low- power consumption. Therefore great interest was shown for designing of low- power, high performance adder cells. Limitation due to power dissipation can be represented by two methods. The former one is related to cooling while realizinghighperformancesystems.Largeamountofenergyis dissipated from high-speed circuits in a shortamountoftime resulting in significant amount of heat. The produced heat requires to be removed from the package on which integrated circuitsare attached. If the packagecannotamply disperse this heat or if the requisite thermal componentsare too costly for the application heat removal may become a limiting factor. The later one relates to failure of high-power circuits due to the growing acceptance of portable electronic devices. Batteries are used as a power source in applications such as Laptop computers, portable video players and cellular phones. These devices requirerecharging afterbeing operational for a limited time of operation. To lengthen the battery life, low power procedure is necessary in integrated circuits. 2. D-Latch Theone-bit digitalstorage elementplaysa fundamental role in digital signal processing circuitry. The D-latch whose waveforms are shown in Figure 1 is such a device: it is a memory element having at least two inputs, namely a clock signal {CLK) and a data signal (D) and an output (Q) (and oftenitscomplement).Thedeviceis‘transparent'duringoneof the clock levels the transparent phase during which the output Q follows the input D. But when the clock level is complementedtoitsisolationphasethelogiclevelpresentatD isfrozenatQ,whichremainsinthatstateuntilCLKreturns to its transparent phase. D-latches are categorized as being ‘positive' or ‘negative’, depending upon the logic level of the transparent phase. Fig-1: D-latch waveform IJTSRD26707
  • 2. International Journal of Trend in Scientific Research and Development (IJTSRD) @ www.ijtsrd.com eISSN: 2456-6470 @ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1786 3. PROPOSED WORK We have designed six types of efficient circuit of D-Latch using MOSFET which consumes less average power. All circuits are designed using 32nm CMOS technology at 5 GHz. Power supply is 0.9V. All designs are shownbelow. Fig-2: D-latch design 1 From fig. 2, it is the simplest method to demonstrate the working of D-Latch. When clock (CLK) is high mosfets M3 & M4 conduct and passes the input (D) further and M5, M6 invert the data which is again inverted by M11 & M12 to get the same data. At this instant data is stored and latched by M7, M8, M9 & M10. Now if the clock is low, whatever is the input does not pass further, only previous latched data gets passed to the output because of conduction of M9 &M10. Fig-3: D-latch design 2 From fig. 3, when clock (CLK) is high, M3, M4 conducts and input D passes to the output. This output also goes to M7,M8, M9, M10 and gets inverted. Now if the clockis low, inverted data switches on M11, M13 (if D = ‘1’) & M12, M14 (if D = ‘0’) and keeps the previous data at the outputterminal. Similarly some other circuits of D-latch are also designed using32nmCMOSlibrarywhichareshownas follows: Fig-4: D-latch design 3 Fig-5: D-latch design4 Fig-6: D-latch design5 Fig-7: D-latch design 6
  • 3. International Journal of Trend in Scientific Research and Development (IJTSRD) @ www.ijtsrd.com eISSN: 2456-6470 @ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1787 4. EXPERIMENTAL RESULTS Now in this section, we have shown output graphs for each circuit design operated at frequency of 5 GHz. We have provided clock signal of frequency 5 GHzanda data signalto each circuit. Output waveforms are shown as follows: Fig-8: Output of D-latch design 1 Fig-9: Output of D-latch design 2 Fig-10: Output of D-latch design 3 Fig-11: Output of D-latch design 4
  • 4. International Journal of Trend in Scientific Research and Development (IJTSRD) @ www.ijtsrd.com eISSN: 2456-6470 @ IJTSRD | Unique Paper ID – IJTSRD26707 | Volume – 3 | Issue – 5 | July - August 2019 Page 1788 Fig-12: Output of D-latch design 5 Fig-13: Output of D-latch design 6 Table 1 depicts the comparison between thesedesigns of D- latch according to different parameters. These simulations also show better performance of these circuits as compared to circuits and results described in other literatures Table1: Comparison between designs of D-latch Design No. No. of Transistors Average Power (µW) Delay Time (ps) PDP (fJ) 1 12 0.38 319.5 0.12 2 14 0.35 306.04 0.11 3 7 0.13 12.44 0.002 4 6 0.07 8.06 0.006 5 6 0.16 2.44 0.004 6 12 0.26 21.5 0.005 Ref [5] 14 1.05 38.10 0.040 5. CONCLUSIONS In conclusion, it has been observed that design of D-latch based on sleep transistor shows better performance than stacked inverter. All the simulations are performed nHSpice simulation tool using 32nm CMOS library at power supplyof 0.9V for frequency of 5GHz. These designs are working satisfactorily at high frequencies. REFERENCES [1] J. B. Kuo, J. Lou, “Low Voltage CMOS VLSI circuits”,John Wiley & Sons, 1999. [2] J.M.Rabaey, “DigitalIntegratedCircuits”, PrenticeHall, 1996. [3] K. Roy and S. Prasad, Low Power CMOS VLSI Circuit Design. [4] Shankar Kumar Vijay, Sanjay Kumar Jaiswal, Kumkum Verma, “Design and analysis of CMOS Inverter and D Latch MCML Inverter”, International Journal of AdvancedTrendsin ComputerScienceandEngineering, 2012. [5] Sumitra Singar and P.K. Ghosh, “Unique Robust Fault Resistant D-Latch for Low Power Applications”, IEEE, 2017. [6] SaeidehShirinzadeh,RahebehNiarakiAsli,“Designand performance evaluation of a low cost Full Protected CMOS Latch”, IEEE Computer Society, 2013. [7] Saeideh Shirinzadeh, Rahebeh Niaraki Asli, “High EfficiencyTimeRedundantHardenedLatchforReliable Circuit Design”, Springer, 2013. [8] Sumitra Singar, N. K. Joshi and P.K.Ghosh, “Novel Fault Resistant D-Latch for Low Power VLSI Design”, InternationalJournalofEngineeringandManufacturing Science, 2017. [9] KanikaandPawan KumarDahiya,“AnalyzingtheImpact of Sleep Transistor on SRAM”, IOSR Journal of VLSIand Signal Processing, 2017. [10] Ankita Nagar and Vidhu Parmar, “Implementation of Transistor Stacking Technique in Combinational Circuits”, IOSR Journal of VLSI and Signal Processing, 2014.