SlideShare a Scribd company logo
1 of 4
Download to read offline
VANSHLATA
CURRENT LOCATION : GACHIBOWLI, HYDERABAD
CONTACT : +91 9642170322
E-mail : vanshlata@gmail.com
OBJECTIVE
Seeking to work in a professionally stimulating environment, learn new skills and
technologies in ASIC/FPGA Design & Verification and to enhance leadership skills by
embracing greater responsibilities.
AN OVERVIEW
 Around 3.3 years of experience in VLSI in the areas of Design, SoC
Verification, Testbench development using Verilog, VHDL and System
Verilog.
 Good understanding and programming skills in Verification methodologies
(UVM).
 Strong understanding of Digital design concepts and Verification flows
 Hands on experience with EDA tools (Questasim, Xilinx, Synopsys VCS).
 Development of verification components like Scoreboard, Drivers, Monitors using
System Verilog.
 Developing test-cases & achieving defined functional coverage for RTL sign-of
 Familiarity with protocols like AXI, AHB, USB, SPI, I2C, UART, MIL1553B
 Adept in end-to-end development of projects from requirement analysis to
system study, designing, simulation, synthesis, documentation and
implementation.
 Delivered training on Verilog, System Verilog & UVM to the project interns of our
company.
 Good analytical and problem solving along with communication and
interpersonal skills.
WORK EXPERIENCE/PROJECTS
 COMPANY NAME : CDAC, Hyderabad (under DeITy)
PERIOD : SEPTEMBER, 2015 - PRESENT
DESIGNATION : PROJECT ASSOCIATE
 Verification of X – Band RADAR Seeker System (Client Location –
RCI, Hyderabad)
 Description : A RADAR Seeker is a system that assists the missile OBC in
target searching, acquisition and tracking in the supported range. It has four
channels which provide with the range and acceleration of the target based on
Doppler shift measurements and further signal processing done by Tiger
SHARC processors.
 Responsibilities: Designing a MATLAB model to process the received signals
as in the DUV, Create Verification environment for Azimuth Channel and Guard
Channel using UVM, Functional Coverage
 Tools : Xilinx ISE 14.1 with Virtex -6, Questasim, MATLAB R2015
 Language : VHDL, System Verilog with UVM, Tcl
 Verification of ACCDC (Client Location – RCI, Hyderabad )
 Description : ACCDC stands for Accelerometer Digitizer Card. As a
subsystem, the card collects temperature, acceleration and gyro data from
sensors, digitises them and sends them over to the OBC. Temperature data is
transferred over I2C extended protocol, acceleration data over SPI protocol and
Gyro data over UART protocol. The OBC interface is also UART.
 Responsibilities: Designing Block level Verification environment for SPI
interface, Integration into and designing Subsystem level verification
environment
 Tools : Xilinx ISE 14.1 with SPARTAN -3ADSP, Questasim
 Language : VHDL, System Verilog, Tcl
 COMPANY NAME : RELIABLE TECHNOSYSTEMS INDIA PVT. LTD.
PERIOD : MAY, 2014 – SEPTEMBER, 2015
DESIGNATION : RTL DESIGN AND VERIFICATION ENGINEER
 Verification of AHB Lite
 Responsibilities:
 Created Test Plan, Functional Coverage specifications.
 Developed UVM Verification Environment for the design.
 Defined verification class components.
 Tools : Questasim
 Language : System Verilog, make scripting
 Methodology : UVM
 Verification of SPI
 Responsibilities:
 Developed UVM Verification Environment for the design
 Defined verification class components.
 Created diferent sequence scenarios
 Tools : Questasim
 Language : System Verilog, make scripting
 Methodology : UVM
 Functional Verification of UART
 Responsibilities:
 Developed UVM Based Test Bench.
 Developed test sequences.
 Developed Cover groups and cover points.
 Tools : Questasim
 Language : System Verilog, make scripting
 Methodology : UVM
 Design of MIL-STD-1553B
 Description : This is a military standard protocol that is widely used in
Defence Avionics(large transports, aerial refuellers, and bombers, tactical
fighters, and helicopters) and Submarines for communication between
diferent systems and subsystems.
 Basic components are RT, BC and BM and works in a command
response mode. Each subsystem acts as an RT and a max of 32 RT’s
can be realized, with 31 subsystems at each RT.
 Manchester II encoding is used for data transmission through
diferential bus.
 Operation at 1Mz frequency, word length of 20bits, maximum of 12
microsec response time.
 Responsibilities: Designed Clock Recovery, Sync Detection, Manchester
Validation and Data Recovery Modules for Remote Terminal and verified it.
 Tools : Questasim
 Language : Verilog, scripting using bash
 COMPANY NAME : HCL TECHNOLOGIES PVT. LTD.
PERIOD : APRIL, 2013 – April, 2014
DESIGNATION : Junior Engineer
TECHNICAL (IT) SKILLSET
 LANGUAGES :
 Basic scripting techniques using BASH, PERL, MAKE scripting language
 Design and Verification using VHDL, Verilog, System Verilog.
 Methodologies : UVM
 EDA TOOLS :
 SYNOPSYS DVE and VCS for simulation, Design Compiler for synthesis.
 Xilinx(Xilinx ISE 14.1) for Synthesis and Optimization, Vivado basics
 Modelsim (10.1) and Questasim (10.0b) for RTL Coding, Design and Verification in
Verilog and System Verilog
 PLATFORMS : Windows, Linux
ACADEMIC CREDENTIALS AND TRAININGS
 PG Diploma In ASIC Design And Verification (Oct 2012 – March 2013) from NIELIT,
Calicut (formerly known as DOEACC/CEDTI, Establsihed under Ministry of Communications
and Information Technology; Affiliated to University of Calicut)
 B. Tech ECE, 2011, (64.25%) from DVIET, Karnal (Affiliated to Kurukshetra University)
a. PROLIFIC TRAINING INSTITUTE, NOIDA, 7th
Feb-7th
March, 2011 (Winter Training)
Topic / Course : PLC-Allen Bradley, Siemens S7300, Omron, SCADA Interfacing
b. NTPC, BARH, 29th
July-28th
Aug,2009 (Summer Training)
Topic / Course : DDCMIS
 Senior Secondary, 2006, (67.6% ) from K.V. Deeptinagar, Kahalgaon (CBSE)
 Higher Secondary, 2004, (83.4%) from D.A.V. Public School Deeptinagar, Kahalgaon
(CBSE)
ACADEMIC PROJECTS
 MINI PROJECTS AT NIELIT, CALICUT
Period : Oct 2012-March 2013
Project Details :
 Synthesis of 128X8 FIFO, 128x16 BRAM and DPRAM Memory using Xilinx ISE.
 Design of Arbiter, Arithmetic Instruction Processor using Modelsim.
 Verification of Packet Processor using Synopsys VCS, DVE and Design Compiler,
scripting using bash and perl.
 Realization of basic gates and components like flip-flop, multiplexer and adder using
Leonardo Spectrum (for logic synthesis), Pyxis Layout (for layout entry and editing)
and Calibre (for DRC, LVS and physical verification)
 Linting of basic gate codes using Leda.
ACHIEVEMENTS
 Cleared GATE 2015 with a percentile of 87.6
 Cleared GATE 2014 with a percentile of 92.06.
 Cleared GATE 2013 with a percentile of 86.75.
 Cleared GATE 2012 with All India Rank of 5374, GATE Score of 482 and percentile of 96.97.
 An All India Rank 100 in 7th NIIT APTITUDE TEST (2011) with a score of 92 and percentile of
99.
 Member of YIA & NIFAA, non-government organizations during college, campaigned for
eradication of female foeticide and 100% voting.
 Rewarded various prizes in various singing, dancing, quiz, speech, elocution & debate
competitions in school and college
PERSONAL DOSSIER
Father’s Name : Sh. Naveen Kumar
Mother’s Name : Smt. Nilam Devi
Date of Birth : 13th December, 1987.
Marital Status : Single
Hobbies : Singing Songs, Reading Books
Language Known : English and Hindi, Understanding of Bangla and Punjabi
I hereby declare that the information given above are true and correct to the best of
my knowledge.
PLACE :
DATE : (VANSHLATA)

More Related Content

What's hot (20)

verification resume
verification resumeverification resume
verification resume
 
Tarun Makwana's Resume
Tarun Makwana's ResumeTarun Makwana's Resume
Tarun Makwana's Resume
 
resume
resumeresume
resume
 
Resume_NIT
Resume_NITResume_NIT
Resume_NIT
 
jayesh_resume
jayesh_resumejayesh_resume
jayesh_resume
 
updated resume ---III
updated resume ---IIIupdated resume ---III
updated resume ---III
 
Sudhakar_Resume
Sudhakar_ResumeSudhakar_Resume
Sudhakar_Resume
 
CV-RENJINIK-27062016
CV-RENJINIK-27062016CV-RENJINIK-27062016
CV-RENJINIK-27062016
 
Daya_CV
Daya_CVDaya_CV
Daya_CV
 
Himanshu Shivhar (1)
Himanshu Shivhar (1)Himanshu Shivhar (1)
Himanshu Shivhar (1)
 
Raviiii
RaviiiiRaviiii
Raviiii
 
Girish_BharadwajK_RESUME
Girish_BharadwajK_RESUMEGirish_BharadwajK_RESUME
Girish_BharadwajK_RESUME
 
Resume
ResumeResume
Resume
 
Venkatesh_updated_Resume
Venkatesh_updated_ResumeVenkatesh_updated_Resume
Venkatesh_updated_Resume
 
MANOJ_H_RAO_Resume
MANOJ_H_RAO_ResumeMANOJ_H_RAO_Resume
MANOJ_H_RAO_Resume
 
Nijanthan
NijanthanNijanthan
Nijanthan
 
Kakarla Sriram K _resume_sep_2016
Kakarla Sriram K _resume_sep_2016Kakarla Sriram K _resume_sep_2016
Kakarla Sriram K _resume_sep_2016
 
Bindu_Resume
Bindu_ResumeBindu_Resume
Bindu_Resume
 
VEERANNABABU IRRINKI
VEERANNABABU IRRINKIVEERANNABABU IRRINKI
VEERANNABABU IRRINKI
 
_SOMANATH_
_SOMANATH__SOMANATH_
_SOMANATH_
 

Similar to Resume16AugV

Similar to Resume16AugV (20)

PARTH DESAI RESUME
PARTH DESAI RESUMEPARTH DESAI RESUME
PARTH DESAI RESUME
 
Curriculum_Vitae_lavanya_doc
Curriculum_Vitae_lavanya_docCurriculum_Vitae_lavanya_doc
Curriculum_Vitae_lavanya_doc
 
Shivani_Saklani
Shivani_SaklaniShivani_Saklani
Shivani_Saklani
 
Revathi_Resume__2.6
Revathi_Resume__2.6Revathi_Resume__2.6
Revathi_Resume__2.6
 
Resume
ResumeResume
Resume
 
Guttikonda_Bhargav_verification_eng_2years
Guttikonda_Bhargav_verification_eng_2yearsGuttikonda_Bhargav_verification_eng_2years
Guttikonda_Bhargav_verification_eng_2years
 
Apoorva Tripathi
Apoorva Tripathi Apoorva Tripathi
Apoorva Tripathi
 
Rahul_Ramani_Profile
Rahul_Ramani_ProfileRahul_Ramani_Profile
Rahul_Ramani_Profile
 
Resume_VenkataRakeshGudipalli Master - Copy
Resume_VenkataRakeshGudipalli Master - CopyResume_VenkataRakeshGudipalli Master - Copy
Resume_VenkataRakeshGudipalli Master - Copy
 
Kartik_Parmar_Resume_2016
Kartik_Parmar_Resume_2016Kartik_Parmar_Resume_2016
Kartik_Parmar_Resume_2016
 
Sarvesh_kumar
Sarvesh_kumarSarvesh_kumar
Sarvesh_kumar
 
GauthamKalva
GauthamKalvaGauthamKalva
GauthamKalva
 
DishitJoshi_CV
DishitJoshi_CVDishitJoshi_CV
DishitJoshi_CV
 
Design Verification Engineer
Design Verification EngineerDesign Verification Engineer
Design Verification Engineer
 
SWETHA PAMUDURTHI CHANDRASEKHARRAJU
SWETHA  PAMUDURTHI  CHANDRASEKHARRAJUSWETHA  PAMUDURTHI  CHANDRASEKHARRAJU
SWETHA PAMUDURTHI CHANDRASEKHARRAJU
 
Surya resume
Surya resumeSurya resume
Surya resume
 
Rashmi_Resume
Rashmi_ResumeRashmi_Resume
Rashmi_Resume
 
Mallikarjun_Resume
Mallikarjun_ResumeMallikarjun_Resume
Mallikarjun_Resume
 
Santhosh Resume
Santhosh ResumeSanthosh Resume
Santhosh Resume
 
Omkar revankar
Omkar revankarOmkar revankar
Omkar revankar
 

Resume16AugV

  • 1. VANSHLATA CURRENT LOCATION : GACHIBOWLI, HYDERABAD CONTACT : +91 9642170322 E-mail : vanshlata@gmail.com OBJECTIVE Seeking to work in a professionally stimulating environment, learn new skills and technologies in ASIC/FPGA Design & Verification and to enhance leadership skills by embracing greater responsibilities. AN OVERVIEW  Around 3.3 years of experience in VLSI in the areas of Design, SoC Verification, Testbench development using Verilog, VHDL and System Verilog.  Good understanding and programming skills in Verification methodologies (UVM).  Strong understanding of Digital design concepts and Verification flows  Hands on experience with EDA tools (Questasim, Xilinx, Synopsys VCS).  Development of verification components like Scoreboard, Drivers, Monitors using System Verilog.  Developing test-cases & achieving defined functional coverage for RTL sign-of  Familiarity with protocols like AXI, AHB, USB, SPI, I2C, UART, MIL1553B  Adept in end-to-end development of projects from requirement analysis to system study, designing, simulation, synthesis, documentation and implementation.  Delivered training on Verilog, System Verilog & UVM to the project interns of our company.  Good analytical and problem solving along with communication and interpersonal skills. WORK EXPERIENCE/PROJECTS  COMPANY NAME : CDAC, Hyderabad (under DeITy) PERIOD : SEPTEMBER, 2015 - PRESENT DESIGNATION : PROJECT ASSOCIATE  Verification of X – Band RADAR Seeker System (Client Location – RCI, Hyderabad)  Description : A RADAR Seeker is a system that assists the missile OBC in target searching, acquisition and tracking in the supported range. It has four channels which provide with the range and acceleration of the target based on Doppler shift measurements and further signal processing done by Tiger SHARC processors.  Responsibilities: Designing a MATLAB model to process the received signals as in the DUV, Create Verification environment for Azimuth Channel and Guard Channel using UVM, Functional Coverage  Tools : Xilinx ISE 14.1 with Virtex -6, Questasim, MATLAB R2015  Language : VHDL, System Verilog with UVM, Tcl  Verification of ACCDC (Client Location – RCI, Hyderabad )
  • 2.  Description : ACCDC stands for Accelerometer Digitizer Card. As a subsystem, the card collects temperature, acceleration and gyro data from sensors, digitises them and sends them over to the OBC. Temperature data is transferred over I2C extended protocol, acceleration data over SPI protocol and Gyro data over UART protocol. The OBC interface is also UART.  Responsibilities: Designing Block level Verification environment for SPI interface, Integration into and designing Subsystem level verification environment  Tools : Xilinx ISE 14.1 with SPARTAN -3ADSP, Questasim  Language : VHDL, System Verilog, Tcl  COMPANY NAME : RELIABLE TECHNOSYSTEMS INDIA PVT. LTD. PERIOD : MAY, 2014 – SEPTEMBER, 2015 DESIGNATION : RTL DESIGN AND VERIFICATION ENGINEER  Verification of AHB Lite  Responsibilities:  Created Test Plan, Functional Coverage specifications.  Developed UVM Verification Environment for the design.  Defined verification class components.  Tools : Questasim  Language : System Verilog, make scripting  Methodology : UVM  Verification of SPI  Responsibilities:  Developed UVM Verification Environment for the design  Defined verification class components.  Created diferent sequence scenarios  Tools : Questasim  Language : System Verilog, make scripting  Methodology : UVM  Functional Verification of UART  Responsibilities:  Developed UVM Based Test Bench.  Developed test sequences.  Developed Cover groups and cover points.  Tools : Questasim  Language : System Verilog, make scripting  Methodology : UVM  Design of MIL-STD-1553B  Description : This is a military standard protocol that is widely used in Defence Avionics(large transports, aerial refuellers, and bombers, tactical fighters, and helicopters) and Submarines for communication between diferent systems and subsystems.  Basic components are RT, BC and BM and works in a command response mode. Each subsystem acts as an RT and a max of 32 RT’s can be realized, with 31 subsystems at each RT.
  • 3.  Manchester II encoding is used for data transmission through diferential bus.  Operation at 1Mz frequency, word length of 20bits, maximum of 12 microsec response time.  Responsibilities: Designed Clock Recovery, Sync Detection, Manchester Validation and Data Recovery Modules for Remote Terminal and verified it.  Tools : Questasim  Language : Verilog, scripting using bash  COMPANY NAME : HCL TECHNOLOGIES PVT. LTD. PERIOD : APRIL, 2013 – April, 2014 DESIGNATION : Junior Engineer TECHNICAL (IT) SKILLSET  LANGUAGES :  Basic scripting techniques using BASH, PERL, MAKE scripting language  Design and Verification using VHDL, Verilog, System Verilog.  Methodologies : UVM  EDA TOOLS :  SYNOPSYS DVE and VCS for simulation, Design Compiler for synthesis.  Xilinx(Xilinx ISE 14.1) for Synthesis and Optimization, Vivado basics  Modelsim (10.1) and Questasim (10.0b) for RTL Coding, Design and Verification in Verilog and System Verilog  PLATFORMS : Windows, Linux ACADEMIC CREDENTIALS AND TRAININGS  PG Diploma In ASIC Design And Verification (Oct 2012 – March 2013) from NIELIT, Calicut (formerly known as DOEACC/CEDTI, Establsihed under Ministry of Communications and Information Technology; Affiliated to University of Calicut)  B. Tech ECE, 2011, (64.25%) from DVIET, Karnal (Affiliated to Kurukshetra University) a. PROLIFIC TRAINING INSTITUTE, NOIDA, 7th Feb-7th March, 2011 (Winter Training) Topic / Course : PLC-Allen Bradley, Siemens S7300, Omron, SCADA Interfacing b. NTPC, BARH, 29th July-28th Aug,2009 (Summer Training) Topic / Course : DDCMIS  Senior Secondary, 2006, (67.6% ) from K.V. Deeptinagar, Kahalgaon (CBSE)  Higher Secondary, 2004, (83.4%) from D.A.V. Public School Deeptinagar, Kahalgaon (CBSE) ACADEMIC PROJECTS  MINI PROJECTS AT NIELIT, CALICUT Period : Oct 2012-March 2013 Project Details :  Synthesis of 128X8 FIFO, 128x16 BRAM and DPRAM Memory using Xilinx ISE.  Design of Arbiter, Arithmetic Instruction Processor using Modelsim.  Verification of Packet Processor using Synopsys VCS, DVE and Design Compiler, scripting using bash and perl.  Realization of basic gates and components like flip-flop, multiplexer and adder using Leonardo Spectrum (for logic synthesis), Pyxis Layout (for layout entry and editing) and Calibre (for DRC, LVS and physical verification)  Linting of basic gate codes using Leda.
  • 4. ACHIEVEMENTS  Cleared GATE 2015 with a percentile of 87.6  Cleared GATE 2014 with a percentile of 92.06.  Cleared GATE 2013 with a percentile of 86.75.  Cleared GATE 2012 with All India Rank of 5374, GATE Score of 482 and percentile of 96.97.  An All India Rank 100 in 7th NIIT APTITUDE TEST (2011) with a score of 92 and percentile of 99.  Member of YIA & NIFAA, non-government organizations during college, campaigned for eradication of female foeticide and 100% voting.  Rewarded various prizes in various singing, dancing, quiz, speech, elocution & debate competitions in school and college PERSONAL DOSSIER Father’s Name : Sh. Naveen Kumar Mother’s Name : Smt. Nilam Devi Date of Birth : 13th December, 1987. Marital Status : Single Hobbies : Singing Songs, Reading Books Language Known : English and Hindi, Understanding of Bangla and Punjabi I hereby declare that the information given above are true and correct to the best of my knowledge. PLACE : DATE : (VANSHLATA)