SlideShare a Scribd company logo
1 of 19
Presentation Outcomes
Determination of Pull-Up to Pull-Down Ratio
(Zp.u./Zp.d.) for an Nmos Inverter driven by another
Nmos Inverter.
Determination of Pull-Up to Pull-Down Ratio for an
Nmos Inverter driven through one or more pass
transistor.
Transistor Sizing
Determination of Pull-Up to Pull-Down Ratio
(Zp.u./Zp.d.) for an Nmos Inverter driven by
another Nmos Inverter.
 Consider the arrangement in figure 2.8 in which an inverter is driven
from the output of another similar inverter. Consider the depletion
mode transistor for which Vgs = 0 under all conditions, and further
assume that in order to cascade inverters without degradation of levels
we are aiming to meet the requirement
Vin = Vout = Vinv
Figure 2,8 Nmos inverter driven directly by another inverter
 For equal margins around the inverter threshold, we set Vinv = 0.5VDD. At this point
both transistors are in saturation and
Ids = K W (Vgs – Vt)2
L 2
 In the depletion mode:
Ids = K Wp.u. (– Vtd)2 since Vgs = 0
Lp.u. 2
 In the enhancement mode:
Ids = K Wp.u. (Vinv – Vtd)2 since Vgs = Vinv
Lp.u. 2
 Equating (since currents are the same) we have
K Wp.u. (Vinv – Vtd)2 = K Wp.u. (– Vtd)2
Lp.u. 2 Lp.u. 2
 Where Wp.d., Lp.d., Wp.u. and Lp.u. are the widths and lengths of the pull-down
and pull-up transistors respectively.
Now write
Zp.d. = Lp.d.
Wp.d.
Zp.u. = Lp.u.
Wp.u.
 we have
1 (Vinv – Vt)2 = 1 (-Vtd)2
Zp.d. Zp.u.
 whence
Vinv = Vt - Vtd
(Zp.u./Zp.d.)-2 equation (2.9)
 Now we can substitute typical values as follows:
Vt = 0.2VDD ; Vtd = -0.6VDD
Vinv = 0.5VDD (for equal margins)
 thus, from equation (2.9)
0.5 = 0.2 + 0.6
(Zp.u./Zp.d.)-2
 whence
(Zp.u./Zp.d.)-2 = 2
Squaring on both the sides we get:
Zp.u./Zp.d. = 4/1
 Thus, the L:W of (p.u.) Transistor must be in such proportion with respect
to another (p.d.) Transistor
Determination of Pull-Up to Pull-Down Ratio
(Zp.u./Zp.d.) for an Nmos Inverter driven through
one or more pass transistor
Transistor Sizing
 Transistor sizing is the operation of enlarging (or reducing) the width of
the channel of a transistor.
 It is an effective technique to improve the delay of a CMOS circuit.
 When the width of the channel is increased, the current drive capability of
the transistor increases which reduces the signal rise/fall times at the gate
output.
 The active area, i.e., the area occupied by active devices (e.g., transistors)
increases with increased transistor sizes, and the layout area may increase
as the complexity of the circuit increases and thus to overcome this
transistor sizing is done.
Transistor Sizing
R ∞
𝐿
𝐴
R = 𝜌
𝐿
𝐴
R =
𝜌
𝑥𝑑
∗
𝐿
𝑊
R ∞
𝐿
𝑊
I ∞
𝑊
𝐿
(Since, R ∞ 1/I )
R ∞
1
(𝑤/𝐿)
Some Formulas
R
(
𝐿
𝑊
)eq
Series n (
𝐿
𝑊
)eq
Parallel
1
𝑛
(
𝐿
𝑊
)eq
I
(
𝑊
𝐿
)eq
1
𝑛
(
𝑊
𝐿
)eq
n (
𝑊
𝐿
)eq
Example:
Find
𝑊
𝐿
peq and
𝑊
𝐿
𝑛eq where,
𝑊
𝐿
p = 2 and
𝑊
𝐿
n = 1
Pmos Section
𝑊
𝐿
peq =
𝑊
𝐿
AB
=
𝑊
𝐿
A +
𝑊
𝐿
B
= 2 + 2
= 4
Example:
Find
𝑊
𝐿
peq and
𝑊
𝐿
𝑛eq where,
𝑊
𝐿
p = 2 and
𝑊
𝐿
n = 1
Nmos Section
𝑊
𝐿
Neq =1/(
𝑊
𝐿
AB)
= 1/ ( (
1
𝑊
𝐿
A
) + (
1
𝑊
𝐿
B
))
= 1/ (½+ ½)
= ½
Final Sizing
𝑊
𝐿
peq = 2
𝑊
𝐿
Neq = ½
Summary
 Explained basic nmos inverter with its characteristics
 Explained determination of Pull-Up to Pull-Down Ratio
(Zp.u./Zp.d.) for an Nmos Inverter driven by another Nmos
Inverter.
 Explained determination of Pull-Up to Pull-Down Ratio
for an Nmos Inverter driven through one or more pass
transistor.
 Explained what is transistor sizing with some examples
Thank You

More Related Content

What's hot

Frequency-Shift Keying
Frequency-Shift KeyingFrequency-Shift Keying
Frequency-Shift KeyingJessie Rama
 
Digital modulation techniques
Digital modulation techniquesDigital modulation techniques
Digital modulation techniquesShriyaGautam3
 
MOS as Diode, Switch and Active Resistor
MOS as Diode, Switch and Active ResistorMOS as Diode, Switch and Active Resistor
MOS as Diode, Switch and Active ResistorSudhanshu Janwadkar
 
Pulse Modulation ppt
Pulse Modulation pptPulse Modulation ppt
Pulse Modulation pptsanjeev2419
 
Orthogonal Frequency Division Multiplexing (OFDM)
Orthogonal Frequency Division Multiplexing (OFDM)Orthogonal Frequency Division Multiplexing (OFDM)
Orthogonal Frequency Division Multiplexing (OFDM)Gagan Randhawa
 
Modulation
ModulationModulation
Modulationsristykp
 
Analog to digital converter
Analog to digital converterAnalog to digital converter
Analog to digital convertershrutishreya14
 
Layout & Stick Diagram Design Rules
Layout & Stick Diagram Design RulesLayout & Stick Diagram Design Rules
Layout & Stick Diagram Design Rulesvarun kumar
 
M ary psk modulation
M ary psk modulationM ary psk modulation
M ary psk modulationAhmed Diaa
 
Modulation techniques
Modulation techniquesModulation techniques
Modulation techniquesSathish Kumar
 
PULSE CODE MODULATION (PCM)
PULSE CODE MODULATION (PCM)PULSE CODE MODULATION (PCM)
PULSE CODE MODULATION (PCM)vishnudharan11
 
Chap 5 (small scale fading)
Chap 5 (small scale fading)Chap 5 (small scale fading)
Chap 5 (small scale fading)asadkhan1327
 
Two cavity klystron
Two cavity klystronTwo cavity klystron
Two cavity klystronabhikalmegh
 
Block diagram of digital communication
Block diagram of digital communicationBlock diagram of digital communication
Block diagram of digital communicationmpsrekha83
 

What's hot (20)

Frequency-Shift Keying
Frequency-Shift KeyingFrequency-Shift Keying
Frequency-Shift Keying
 
Digital modulation techniques
Digital modulation techniquesDigital modulation techniques
Digital modulation techniques
 
MINIMUM SHIFT KEYING(MSK)
MINIMUM SHIFT KEYING(MSK)MINIMUM SHIFT KEYING(MSK)
MINIMUM SHIFT KEYING(MSK)
 
MOS as Diode, Switch and Active Resistor
MOS as Diode, Switch and Active ResistorMOS as Diode, Switch and Active Resistor
MOS as Diode, Switch and Active Resistor
 
Delta Modulation
Delta ModulationDelta Modulation
Delta Modulation
 
Pulse Modulation ppt
Pulse Modulation pptPulse Modulation ppt
Pulse Modulation ppt
 
Orthogonal Frequency Division Multiplexing (OFDM)
Orthogonal Frequency Division Multiplexing (OFDM)Orthogonal Frequency Division Multiplexing (OFDM)
Orthogonal Frequency Division Multiplexing (OFDM)
 
Modulation
ModulationModulation
Modulation
 
Vlsi gate level design
Vlsi gate level designVlsi gate level design
Vlsi gate level design
 
Velosity saturation
Velosity saturationVelosity saturation
Velosity saturation
 
Analog to digital converter
Analog to digital converterAnalog to digital converter
Analog to digital converter
 
Directional couplers 22
Directional couplers 22Directional couplers 22
Directional couplers 22
 
Layout & Stick Diagram Design Rules
Layout & Stick Diagram Design RulesLayout & Stick Diagram Design Rules
Layout & Stick Diagram Design Rules
 
MOS transistor 13
MOS transistor 13MOS transistor 13
MOS transistor 13
 
M ary psk modulation
M ary psk modulationM ary psk modulation
M ary psk modulation
 
Modulation techniques
Modulation techniquesModulation techniques
Modulation techniques
 
PULSE CODE MODULATION (PCM)
PULSE CODE MODULATION (PCM)PULSE CODE MODULATION (PCM)
PULSE CODE MODULATION (PCM)
 
Chap 5 (small scale fading)
Chap 5 (small scale fading)Chap 5 (small scale fading)
Chap 5 (small scale fading)
 
Two cavity klystron
Two cavity klystronTwo cavity klystron
Two cavity klystron
 
Block diagram of digital communication
Block diagram of digital communicationBlock diagram of digital communication
Block diagram of digital communication
 

Similar to VLSI

Chap16-1-NMOS-Inverter.pdf
Chap16-1-NMOS-Inverter.pdfChap16-1-NMOS-Inverter.pdf
Chap16-1-NMOS-Inverter.pdfahmedsalim244821
 
Mos transistor
Mos transistorMos transistor
Mos transistorMurali Rai
 
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm TechnologyDesign of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technologyijsrd.com
 
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...IJERD Editor
 
A new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierA new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierVishal kakade
 
Space Vector Modulation(SVM) Technique for PWM Inverter
Space Vector Modulation(SVM) Technique for PWM InverterSpace Vector Modulation(SVM) Technique for PWM Inverter
Space Vector Modulation(SVM) Technique for PWM InverterPurushotam Kumar
 
CMOS logic circuits
CMOS logic circuitsCMOS logic circuits
CMOS logic circuitsMahesh_Naidu
 
Notes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptx
Notes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptxNotes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptx
Notes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptxDibyadipRoy1
 
A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...
A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...
A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...IDES Editor
 
Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...
Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...
Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...IAES-IJPEDS
 
Transmission Lines Part 1 (TL Theory).pptx
Transmission Lines Part 1 (TL Theory).pptxTransmission Lines Part 1 (TL Theory).pptx
Transmission Lines Part 1 (TL Theory).pptxRituparna Mitra
 
Oscillators
OscillatorsOscillators
Oscillators12nitin
 

Similar to VLSI (20)

Chap16-1-NMOS-Inverter.pdf
Chap16-1-NMOS-Inverter.pdfChap16-1-NMOS-Inverter.pdf
Chap16-1-NMOS-Inverter.pdf
 
Mos transistor
Mos transistorMos transistor
Mos transistor
 
Fx3410861090
Fx3410861090Fx3410861090
Fx3410861090
 
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm TechnologyDesign of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technology
 
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
 
A new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierA new precision peak detector full wave rectifier
A new precision peak detector full wave rectifier
 
Space Vector Modulation(SVM) Technique for PWM Inverter
Space Vector Modulation(SVM) Technique for PWM InverterSpace Vector Modulation(SVM) Technique for PWM Inverter
Space Vector Modulation(SVM) Technique for PWM Inverter
 
VLSIM3.pptx
VLSIM3.pptxVLSIM3.pptx
VLSIM3.pptx
 
Rc delay modelling in vlsi
Rc delay modelling in vlsiRc delay modelling in vlsi
Rc delay modelling in vlsi
 
CMOS logic circuits
CMOS logic circuitsCMOS logic circuits
CMOS logic circuits
 
Project review
Project reviewProject review
Project review
 
Notes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptx
Notes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptxNotes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptx
Notes 2 5317-6351 Transmission Lines Part 1 (TL Theory).pptx
 
A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...
A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...
A New Design Technique to Reduce the Ground Bounce Noise and Leakage in Four ...
 
emtl
emtlemtl
emtl
 
Anodes_Crosstalk_Overview.ppt
Anodes_Crosstalk_Overview.pptAnodes_Crosstalk_Overview.ppt
Anodes_Crosstalk_Overview.ppt
 
Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...
Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...
Close Loop V/F Control of Voltage Source Inverter using Sinusoidal PWM, Third...
 
Transmission Lines Part 1 (TL Theory).pptx
Transmission Lines Part 1 (TL Theory).pptxTransmission Lines Part 1 (TL Theory).pptx
Transmission Lines Part 1 (TL Theory).pptx
 
Mast content
Mast contentMast content
Mast content
 
Oscillators
OscillatorsOscillators
Oscillators
 
Mosfet
MosfetMosfet
Mosfet
 

Recently uploaded

Linux Systems Programming: Inter Process Communication (IPC) using Pipes
Linux Systems Programming: Inter Process Communication (IPC) using PipesLinux Systems Programming: Inter Process Communication (IPC) using Pipes
Linux Systems Programming: Inter Process Communication (IPC) using PipesRashidFaridChishti
 
8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...josephjonse
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdfKamal Acharya
 
Electromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptxElectromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptxNANDHAKUMARA10
 
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdfAldoGarca30
 
Path loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata ModelPath loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata ModelDrAjayKumarYadav4
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaOmar Fathy
 
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"mphochane1998
 
Standard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayStandard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayEpec Engineered Technologies
 
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...drmkjayanthikannan
 
Online food ordering system project report.pdf
Online food ordering system project report.pdfOnline food ordering system project report.pdf
Online food ordering system project report.pdfKamal Acharya
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptxJIT KUMAR GUPTA
 
Basic Electronics for diploma students as per technical education Kerala Syll...
Basic Electronics for diploma students as per technical education Kerala Syll...Basic Electronics for diploma students as per technical education Kerala Syll...
Basic Electronics for diploma students as per technical education Kerala Syll...ppkakm
 
Computer Networks Basics of Network Devices
Computer Networks  Basics of Network DevicesComputer Networks  Basics of Network Devices
Computer Networks Basics of Network DevicesChandrakantDivate1
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdfKamal Acharya
 
Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...
Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...
Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...ssuserdfc773
 
Hostel management system project report..pdf
Hostel management system project report..pdfHostel management system project report..pdf
Hostel management system project report..pdfKamal Acharya
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiessarkmank1
 
Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257subhasishdas79
 
Introduction to Artificial Intelligence ( AI)
Introduction to Artificial Intelligence ( AI)Introduction to Artificial Intelligence ( AI)
Introduction to Artificial Intelligence ( AI)ChandrakantDivate1
 

Recently uploaded (20)

Linux Systems Programming: Inter Process Communication (IPC) using Pipes
Linux Systems Programming: Inter Process Communication (IPC) using PipesLinux Systems Programming: Inter Process Communication (IPC) using Pipes
Linux Systems Programming: Inter Process Communication (IPC) using Pipes
 
8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...8th International Conference on Soft Computing, Mathematics and Control (SMC ...
8th International Conference on Soft Computing, Mathematics and Control (SMC ...
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdf
 
Electromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptxElectromagnetic relays used for power system .pptx
Electromagnetic relays used for power system .pptx
 
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
 
Path loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata ModelPath loss model, OKUMURA Model, Hata Model
Path loss model, OKUMURA Model, Hata Model
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS Lambda
 
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
 
Standard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayStandard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power Play
 
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
 
Online food ordering system project report.pdf
Online food ordering system project report.pdfOnline food ordering system project report.pdf
Online food ordering system project report.pdf
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
 
Basic Electronics for diploma students as per technical education Kerala Syll...
Basic Electronics for diploma students as per technical education Kerala Syll...Basic Electronics for diploma students as per technical education Kerala Syll...
Basic Electronics for diploma students as per technical education Kerala Syll...
 
Computer Networks Basics of Network Devices
Computer Networks  Basics of Network DevicesComputer Networks  Basics of Network Devices
Computer Networks Basics of Network Devices
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdf
 
Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...
Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...
Convergence of Robotics and Gen AI offers excellent opportunities for Entrepr...
 
Hostel management system project report..pdf
Hostel management system project report..pdfHostel management system project report..pdf
Hostel management system project report..pdf
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and properties
 
Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257Memory Interfacing of 8086 with DMA 8257
Memory Interfacing of 8086 with DMA 8257
 
Introduction to Artificial Intelligence ( AI)
Introduction to Artificial Intelligence ( AI)Introduction to Artificial Intelligence ( AI)
Introduction to Artificial Intelligence ( AI)
 

VLSI

  • 1. Presentation Outcomes Determination of Pull-Up to Pull-Down Ratio (Zp.u./Zp.d.) for an Nmos Inverter driven by another Nmos Inverter. Determination of Pull-Up to Pull-Down Ratio for an Nmos Inverter driven through one or more pass transistor. Transistor Sizing
  • 2. Determination of Pull-Up to Pull-Down Ratio (Zp.u./Zp.d.) for an Nmos Inverter driven by another Nmos Inverter.  Consider the arrangement in figure 2.8 in which an inverter is driven from the output of another similar inverter. Consider the depletion mode transistor for which Vgs = 0 under all conditions, and further assume that in order to cascade inverters without degradation of levels we are aiming to meet the requirement Vin = Vout = Vinv Figure 2,8 Nmos inverter driven directly by another inverter
  • 3.  For equal margins around the inverter threshold, we set Vinv = 0.5VDD. At this point both transistors are in saturation and Ids = K W (Vgs – Vt)2 L 2  In the depletion mode: Ids = K Wp.u. (– Vtd)2 since Vgs = 0 Lp.u. 2  In the enhancement mode: Ids = K Wp.u. (Vinv – Vtd)2 since Vgs = Vinv Lp.u. 2  Equating (since currents are the same) we have K Wp.u. (Vinv – Vtd)2 = K Wp.u. (– Vtd)2 Lp.u. 2 Lp.u. 2
  • 4.  Where Wp.d., Lp.d., Wp.u. and Lp.u. are the widths and lengths of the pull-down and pull-up transistors respectively. Now write Zp.d. = Lp.d. Wp.d. Zp.u. = Lp.u. Wp.u.  we have 1 (Vinv – Vt)2 = 1 (-Vtd)2 Zp.d. Zp.u.  whence Vinv = Vt - Vtd (Zp.u./Zp.d.)-2 equation (2.9)
  • 5.  Now we can substitute typical values as follows: Vt = 0.2VDD ; Vtd = -0.6VDD Vinv = 0.5VDD (for equal margins)  thus, from equation (2.9) 0.5 = 0.2 + 0.6 (Zp.u./Zp.d.)-2  whence (Zp.u./Zp.d.)-2 = 2 Squaring on both the sides we get: Zp.u./Zp.d. = 4/1  Thus, the L:W of (p.u.) Transistor must be in such proportion with respect to another (p.d.) Transistor
  • 6. Determination of Pull-Up to Pull-Down Ratio (Zp.u./Zp.d.) for an Nmos Inverter driven through one or more pass transistor
  • 7.
  • 8.
  • 9.
  • 10.
  • 11.
  • 12. Transistor Sizing  Transistor sizing is the operation of enlarging (or reducing) the width of the channel of a transistor.  It is an effective technique to improve the delay of a CMOS circuit.  When the width of the channel is increased, the current drive capability of the transistor increases which reduces the signal rise/fall times at the gate output.  The active area, i.e., the area occupied by active devices (e.g., transistors) increases with increased transistor sizes, and the layout area may increase as the complexity of the circuit increases and thus to overcome this transistor sizing is done.
  • 13. Transistor Sizing R ∞ 𝐿 𝐴 R = 𝜌 𝐿 𝐴 R = 𝜌 𝑥𝑑 ∗ 𝐿 𝑊 R ∞ 𝐿 𝑊 I ∞ 𝑊 𝐿 (Since, R ∞ 1/I ) R ∞ 1 (𝑤/𝐿)
  • 14. Some Formulas R ( 𝐿 𝑊 )eq Series n ( 𝐿 𝑊 )eq Parallel 1 𝑛 ( 𝐿 𝑊 )eq I ( 𝑊 𝐿 )eq 1 𝑛 ( 𝑊 𝐿 )eq n ( 𝑊 𝐿 )eq
  • 15. Example: Find 𝑊 𝐿 peq and 𝑊 𝐿 𝑛eq where, 𝑊 𝐿 p = 2 and 𝑊 𝐿 n = 1 Pmos Section 𝑊 𝐿 peq = 𝑊 𝐿 AB = 𝑊 𝐿 A + 𝑊 𝐿 B = 2 + 2 = 4
  • 16. Example: Find 𝑊 𝐿 peq and 𝑊 𝐿 𝑛eq where, 𝑊 𝐿 p = 2 and 𝑊 𝐿 n = 1 Nmos Section 𝑊 𝐿 Neq =1/( 𝑊 𝐿 AB) = 1/ ( ( 1 𝑊 𝐿 A ) + ( 1 𝑊 𝐿 B )) = 1/ (½+ ½) = ½
  • 17. Final Sizing 𝑊 𝐿 peq = 2 𝑊 𝐿 Neq = ½
  • 18. Summary  Explained basic nmos inverter with its characteristics  Explained determination of Pull-Up to Pull-Down Ratio (Zp.u./Zp.d.) for an Nmos Inverter driven by another Nmos Inverter.  Explained determination of Pull-Up to Pull-Down Ratio for an Nmos Inverter driven through one or more pass transistor.  Explained what is transistor sizing with some examples