SlideShare a Scribd company logo
VLSI Email: vlsi@pantechmail.com
[ Xilinx ISE & Spartan FPGA's]
www.pantechsolutions.net|www.pantechproed.com 8 | P a g e
©2016 Pantech ProEd Private Limited
PROJECT
CODE
PROJECT THEME APPLICATION TECHNOLOGY
| CORE
PSVLSI 801
Low Input Resistance CMOS Current Comparator
Based on the FVF for Low-Power Applications
Analog to Digital
Converter
2016
CADENCE
MEMORY|ANALOG|DIGITALCIRCUITS
PSVLSI 802
Cyclic Combinational Gate Diffusion
Input(CCGDI) Technique- A New Approach of Low
Power Digital Combinational Circuit Design ALU Design
PSVLSI 803
Self-gated resonant-clocked flip-flop optimized for
power efficiency and signal integrity
Photovoltaic
System
PSVLSI 804 Reliable Power Gating With NBTI Aging Benefits Photovoltaic
PSVLSI 805
Accurate and efficient Estimation of Dynamic
Virtual Ground Voltage in Power Gated Circuits Photovoltaic
PSVLSI 806
Characterization of a Novel Low Leakage Power and
Area Efficient 7T SRAM Cell
Consumer
Electronics
PSVLSI 807
Variation Tolerant Differential 8T SRAM Cell for
Ultralow Power Applications Router Buffers
PSVLSI 808
Sub threshold Level Shifter with Self Controlled
Current Limiter by Detecting Output Error
Power
Management
PSVLSI 809 Low-power technique for dynamic comparators
Analog to Digital
Converter
PSVLSI 810 A Modified SRAM Based Low Power Memory Design Router
PSVLSI 811
A New Sense Amplifier Topology with Improved
Performance for High Speed SRAM Applications Router
PSVLSI 812
Characterization of a Novel Low Leakage Power and
Area Efficient 7T SRAM Cell Router
PSVLSI 813
Accurate and Efficient Estimation of Dynamic
Virtual Ground Voltage in Power Gated Circuits
Power
Management
PSVLSI 814
Design Methodology for Voltage-Scaled Clock
Distribution Networks
Standalone
systems
PSVLSI 815
A Modified Partial Product Generator for
Redundant Binary Multipliers Digital Multipliers
XILINXISE|MODELSIM
REGISTERTRANSFERLOGIC|
ARCHITECTUREDESIGN
PSVLSI 816
High-Speed and Energy-Efficient Carry Skip Adder
Operating Under a Wide Range of Supply Voltage
Level
Digital Signal
Processing
PSVLSI 817
Low-Cost High-Performance VLSI Architecture for
Montgomery Modular Multiplication Digital Multipliers
PSVLSI 818
Efficient FPGA-Implementation of Two’s
Complement Digit-Serial/Parallel Multipliers Digital Multipliers
PSVLSI 819
A CDF based Lifting scheme for the satellite image
compression Access Control
VLSI Email: vlsi@pantechmail.com
[ Xilinx ISE & Spartan FPGA's]
www.pantechsolutions.net|www.pantechproed.com 9 | P a g e
©2016 Pantech ProEd Private Limited
PSVLSI 820
Reversible Data Hiding in Encrypted Image with
Distributed Source Encoding Defense
PSVLSI 821
An Efficient Hardware Implementation of Canny
Edge Detection Algorithm Machine Vision
PSVLSI 822
Design & Optimization of FinFET based Schmitt
Trigger using Leakage Reduction Techniques Sensor Networks
2015
LOWPOWERDESIGN
COMBINATIONAL|SEQUENTIAL|DIGITALCIRCUITS|TESTING
PSVLSI 823
Implementation of Sub threshold Adiabatic Logic
for Ultralow-Power Application Sensor Networks
PSVLSI 824
Aging-Aware Reliable Multiplier Design With
Adaptive Hold Logic Signal Processing
PSVLSI 825
Design of Low Leakage Current Average Power
CMOS Current Comparator Using SVL Technique
Analog to Digital
Converter
PSVLSI 826
Low Power Multiplier Architectures Using Vedic
Mathematics in 45nm Technology for High Speed
Computing Digital Multipliers
PSVLSI 827
Implementation of Low Power Flip Flop Design in
Nanometer Regime
Photovoltaic
system
PSVLSI 828
Reduction of Leakage Power & Noise for
DRAM Design Using Sleep Transistor Technique Memory circuits
PSVLSI 829
Implementation of High Performance SRAM Cell
Using Transmission Gate Router
PSVLSI 830
Dynamic Threshold Source Coupled Logic with Push
pull topology for Ultra Low Power Applications Signal Processing
PSVLSI 831
Design of a Low Power 4x4 Multiplier Based on Five
Transistor (5-T) Half Adder, Eight Transistor (8-T)
Full Adder & Two Transistor (2-T) AND Gate
Biomedical
System
PSVLSI 832
Design and Analysis of Approximate Compressors
for Multiplication
DSP
ARCHITECTURE
PSVLSI 833
Design of Area and Power Aware Reduced
Complexity Wallace Tree Multiplier DSP
PSVLSI 834
Design of Full Adder circuit using Double Gate
MOSFET
DSP
ARCHITECTURES
PSVLSI 835
Design of a Compact Reversible Carry Look-Ahead
Adder Using Dynamic Programming Nanotechnology
PSVLSI 836
Energy and Area Efficient Three-Input XOR/XNORs
With Systematic Cell Design Methodology Avionics
PSVLSI 837
Low-Power Clock Distribution Using a Current-
Pulsed Clocked Flip-Flop
Standalone
systems
VLSI Email: vlsi@pantechmail.com
[ Xilinx ISE & Spartan FPGA's]
www.pantechsolutions.net|www.pantechproed.com 10 | P a g e
©2016 Pantech ProEd Private Limited
PSVLSI 838
A Low-Power Architecture for the Design of a One-
Dimensional Median Filter Edge Preserving
PSVLSI 839
Fully Reused VLSI Architecture of FM0/Manchester
Encoding Using SOLS Technique for DSRC
Applications
Tele-
communication
2015
XILINXISE|MODELSIM
REGISTERTRANSFERLOGIC|ARCHITECTURE
DESIGN
PSVLSI 840
High speed 16-bit digital Vedic multiplier using
FPGA
DSP
PSVLSI 841
Multiplier-less pipeline architecture for lifting-based
two-dimensional discrete wavelet transform
Radar
PSVLSI 842
Analysis of ternary multiplier using booth encoding
technique
Signal Processing
PSVLSI 843
A New Gate for Low Cost Design of All-optical
Reversible Logic Circuit
Quantum
Computing
PSVLSI 844
On the Analysis of Reversible Booth’s Multiplier Quantum
Computing
PSVLSI 845
Parity Preserving Adder/Subtractor using a Novel
Reversible Gate
Quantum
Computing
PSVLSI 846
Median Filtered Image Quality Enhancement and
Anti-Forensics via Variation DE convolution Computer Vision
2015
IMAGEPROCESSING
FEATUREEXTRACTION|BIOMETRICRECOGNITION
PSVLSI 847
Comparisons of Robert, Prewitt, Sobel operator
based edge detection methods for real time uses on
FPGA Machine Vision
PSVLSI 848
Multifocus Image Fusion Based on NSCT and
Focused Area Detection Remote Sensing
PSVLSI 849 Semantic image compression based on data hiding Defense
PSVLSI 850
Iris Image Compression using Wavelets Transform
Coding Satellite imagery
PSVLSI 851
Shape analysis of decisive objects from an image
Using Mathematical Morphology Computer Vision
PSVLSI 852
Reversible Image Data Hiding with Contrast
Enhancement Defense
PSVLSI 853 Leaf Shape Extraction For Plant Classification Optical Character
PSVLSI 854
Image segmentation framework based on multiple
feature spaces Computer Vision
PSVLSI 855
Reconfigurable Architecture of Adaptive Median
Filter – An FPGA Based Approach for Impulse Noise
Suppression Computer Vision
VLSI Email: vlsi@pantechmail.com
[ Xilinx ISE & Spartan FPGA's]
www.pantechsolutions.net|www.pantechproed.com 11 | P a g e
©2016 Pantech ProEd Private Limited
PSVLSI 856
Hardware Implementation of Digital Watermarking
System for Real Time Captured Image Transmitting
Broadcast
Monitoring
PSVLSI 857 An Efficient Algorithm For Boundary Detection Computer Vision
PSVLSI 858 Rapid Heterogeneous Prototyping from Simulink Defense
PSVLSI 859
Aware and Smart Member Card: RFID and License
Plate Recognition Systems Integrated Applications
at Parking Guidance in Shopping Mall Shopping Malls
PSVLSI 860
Microcontroller Based Self Sustaining Automatic
Traffic Light Control Using Speed Breaker Traffic

More Related Content

What's hot

Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...
Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...
Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...
TELKOMNIKA JOURNAL
 
Power electronics embedded power system vlsi l abview titles
Power electronics embedded power system vlsi l abview titlesPower electronics embedded power system vlsi l abview titles
Power electronics embedded power system vlsi l abview titles
Ecway Technologies
 

What's hot (19)

A survey of Adaptive Beamforming Strategy in Smart Antenna for Mobile Communi...
A survey of Adaptive Beamforming Strategy in Smart Antenna for Mobile Communi...A survey of Adaptive Beamforming Strategy in Smart Antenna for Mobile Communi...
A survey of Adaptive Beamforming Strategy in Smart Antenna for Mobile Communi...
 
Hybrid Beamforming Projects Research Topics
Hybrid Beamforming Projects Research TopicsHybrid Beamforming Projects Research Topics
Hybrid Beamforming Projects Research Topics
 
VLSI IEEE titles Adrit solutions
VLSI IEEE titles Adrit solutionsVLSI IEEE titles Adrit solutions
VLSI IEEE titles Adrit solutions
 
IEEE 2014 NS2 NETWORKING PROJECTS Optical networking with variable code-rate...
IEEE 2014 NS2 NETWORKING PROJECTS  Optical networking with variable code-rate...IEEE 2014 NS2 NETWORKING PROJECTS  Optical networking with variable code-rate...
IEEE 2014 NS2 NETWORKING PROJECTS Optical networking with variable code-rate...
 
VLSI IEEE 2012 Project @ Hades InfoTech
VLSI IEEE 2012 Project @ Hades InfoTechVLSI IEEE 2012 Project @ Hades InfoTech
VLSI IEEE 2012 Project @ Hades InfoTech
 
Implementation of Adaptive Digital Beamforming using Cordic
Implementation of Adaptive Digital Beamforming using CordicImplementation of Adaptive Digital Beamforming using Cordic
Implementation of Adaptive Digital Beamforming using Cordic
 
ADVA FSP 3000 TeraFlex™ breaks industry records
ADVA FSP 3000 TeraFlex™ breaks industry recordsADVA FSP 3000 TeraFlex™ breaks industry records
ADVA FSP 3000 TeraFlex™ breaks industry records
 
Orchestration of Ethernet Services in Software-Defined and Flexible Heterogen...
Orchestration of Ethernet Services in Software-Defined and Flexible Heterogen...Orchestration of Ethernet Services in Software-Defined and Flexible Heterogen...
Orchestration of Ethernet Services in Software-Defined and Flexible Heterogen...
 
Mapping strategies for short-length probabilistic shaping
Mapping strategies for short-length probabilistic shapingMapping strategies for short-length probabilistic shaping
Mapping strategies for short-length probabilistic shaping
 
Inter-DCI and co-packaged optics
Inter-DCI and co-packaged opticsInter-DCI and co-packaged optics
Inter-DCI and co-packaged optics
 
CPqD at Optical Communication Ecosystem - Last/Next 10 years and R&D&I opport...
CPqD at Optical Communication Ecosystem - Last/Next 10 years and R&D&I opport...CPqD at Optical Communication Ecosystem - Last/Next 10 years and R&D&I opport...
CPqD at Optical Communication Ecosystem - Last/Next 10 years and R&D&I opport...
 
FSP 3000 open line system – Ultimate DCI flexibility
FSP 3000 open line system – Ultimate DCI flexibilityFSP 3000 open line system – Ultimate DCI flexibility
FSP 3000 open line system – Ultimate DCI flexibility
 
Maximizing the efficiency of dwdm networks 100 gbs and beyond
Maximizing the efficiency of dwdm networks 100 gbs and beyondMaximizing the efficiency of dwdm networks 100 gbs and beyond
Maximizing the efficiency of dwdm networks 100 gbs and beyond
 
Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...
Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...
Integrating millimeter wave with hybrid precoding multiuser massive MIMO for ...
 
Delivering new levels of network synchronization with TrueTime™
Delivering new levels of network synchronization with TrueTime™Delivering new levels of network synchronization with TrueTime™
Delivering new levels of network synchronization with TrueTime™
 
325
325325
325
 
Application-optimized 100G demarcation and aggregation
Application-optimized 100G demarcation and aggregationApplication-optimized 100G demarcation and aggregation
Application-optimized 100G demarcation and aggregation
 
New optical cesium
New optical cesiumNew optical cesium
New optical cesium
 
Power electronics embedded power system vlsi l abview titles
Power electronics embedded power system vlsi l abview titlesPower electronics embedded power system vlsi l abview titles
Power electronics embedded power system vlsi l abview titles
 

Viewers also liked

How%20to%20use%20the%20 public%20folder
How%20to%20use%20the%20 public%20folderHow%20to%20use%20the%20 public%20folder
How%20to%20use%20the%20 public%20folder
Akash Thadani
 
Winning-with-Discounters
Winning-with-DiscountersWinning-with-Discounters
Winning-with-Discounters
Simon Launay
 
M&E Logo D1 Pink V2
M&E Logo D1 Pink V2M&E Logo D1 Pink V2
M&E Logo D1 Pink V2
Jon Lipka
 

Viewers also liked (13)

Embedded system titles
Embedded system titlesEmbedded system titles
Embedded system titles
 
Comm booklet 2016
Comm booklet 2016Comm booklet 2016
Comm booklet 2016
 
How%20to%20use%20the%20 public%20folder
How%20to%20use%20the%20 public%20folderHow%20to%20use%20the%20 public%20folder
How%20to%20use%20the%20 public%20folder
 
Tríptico
TrípticoTríptico
Tríptico
 
Winning-with-Discounters
Winning-with-DiscountersWinning-with-Discounters
Winning-with-Discounters
 
Օգոստոս Օկտավիանոս
Օգոստոս ՕկտավիանոսՕգոստոս Օկտավիանոս
Օգոստոս Օկտավիանոս
 
Autobots, decepticons and marketing in the new world order
Autobots, decepticons and marketing in the new world orderAutobots, decepticons and marketing in the new world order
Autobots, decepticons and marketing in the new world order
 
M&E Logo D1 Pink V2
M&E Logo D1 Pink V2M&E Logo D1 Pink V2
M&E Logo D1 Pink V2
 
Hidrocarburos alifáticos y aromáticos
Hidrocarburos alifáticos y aromáticosHidrocarburos alifáticos y aromáticos
Hidrocarburos alifáticos y aromáticos
 
мастер - класс "Технология веб- квестов"
мастер - класс "Технология веб- квестов"мастер - класс "Технология веб- квестов"
мастер - класс "Технология веб- квестов"
 
Ant booklet 16
Ant booklet 16Ant booklet 16
Ant booklet 16
 
Retail Operations
Retail OperationsRetail Operations
Retail Operations
 
Growth Rates
Growth RatesGrowth Rates
Growth Rates
 

Similar to Vlsi [xilinx ise & spartan fpga] rough copy

2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
Pantech ProEd Pvt Ltd
 
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
Srinivasan Natarajan
 
IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...
IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...
IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...
Pantech Solutions Pvt Ltd
 
IEEE 2012 Low Power & vlsi_2012-13_titles
IEEE 2012 Low Power & vlsi_2012-13_titlesIEEE 2012 Low Power & vlsi_2012-13_titles
IEEE 2012 Low Power & vlsi_2012-13_titles
Srinivasan Natarajan
 

Similar to Vlsi [xilinx ise & spartan fpga] rough copy (20)

2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
 
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
 
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
 
2013 IEEE M.tech vlsi
2013 IEEE M.tech vlsi2013 IEEE M.tech vlsi
2013 IEEE M.tech vlsi
 
2014 Hardware Based IEEE Projects in VLSI
2014 Hardware Based IEEE Projects in VLSI2014 Hardware Based IEEE Projects in VLSI
2014 Hardware Based IEEE Projects in VLSI
 
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Vlsi IEEE 2014 titles  2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...Vlsi IEEE 2014 titles  2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
 
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennaiIeee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
 
IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...
IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...
IEEE 2011-12 vlsi-vhdl-verilog-low-power-spartan-spartan3-spartan-3 an-matlab...
 
4. _vlsi_2012-13_titles
4.  _vlsi_2012-13_titles4.  _vlsi_2012-13_titles
4. _vlsi_2012-13_titles
 
IEEE 2012 Low Power & vlsi_2012-13_titles
IEEE 2012 Low Power & vlsi_2012-13_titlesIEEE 2012 Low Power & vlsi_2012-13_titles
IEEE 2012 Low Power & vlsi_2012-13_titles
 
Ieee Vlsi Titles
Ieee Vlsi TitlesIeee Vlsi Titles
Ieee Vlsi Titles
 
Ieee project titles 2015 16
Ieee project titles 2015 16Ieee project titles 2015 16
Ieee project titles 2015 16
 
Vlsi titles 2014 2013 2012 2011
Vlsi titles 2014 2013 2012 2011Vlsi titles 2014 2013 2012 2011
Vlsi titles 2014 2013 2012 2011
 
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichyIeee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
 
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichyIeee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
 
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichyIeee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
 
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichyIeee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
 
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichyIeee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
 
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichyIeee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
 
Vlsi titles 2017 18
Vlsi titles 2017 18Vlsi titles 2017 18
Vlsi titles 2017 18
 

More from praba123456

More from praba123456 (6)

Power electronics & drives [simulink,hardware open & closed loop] (1)
Power electronics & drives [simulink,hardware open & closed loop] (1)Power electronics & drives [simulink,hardware open & closed loop] (1)
Power electronics & drives [simulink,hardware open & closed loop] (1)
 
Modern power system [simulink & m file]
Modern power system [simulink & m file]Modern power system [simulink & m file]
Modern power system [simulink & m file]
 
Ns2 2016 17 projects
Ns2 2016 17 projectsNs2 2016 17 projects
Ns2 2016 17 projects
 
Dotnet titles 2016 17
Dotnet titles 2016 17Dotnet titles 2016 17
Dotnet titles 2016 17
 
Java 2016-17 titles
Java 2016-17 titlesJava 2016-17 titles
Java 2016-17 titles
 
Dot net 2015 16 projects
Dot net 2015 16 projectsDot net 2015 16 projects
Dot net 2015 16 projects
 

Recently uploaded

Adversarial Attention Modeling for Multi-dimensional Emotion Regression.pdf
Adversarial Attention Modeling for Multi-dimensional Emotion Regression.pdfAdversarial Attention Modeling for Multi-dimensional Emotion Regression.pdf
Adversarial Attention Modeling for Multi-dimensional Emotion Regression.pdf
Po-Chuan Chen
 

Recently uploaded (20)

Operations Management - Book1.p - Dr. Abdulfatah A. Salem
Operations Management - Book1.p  - Dr. Abdulfatah A. SalemOperations Management - Book1.p  - Dr. Abdulfatah A. Salem
Operations Management - Book1.p - Dr. Abdulfatah A. Salem
 
aaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaa
aaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaa
aaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaa
 
B.ed spl. HI pdusu exam paper-2023-24.pdf
B.ed spl. HI pdusu exam paper-2023-24.pdfB.ed spl. HI pdusu exam paper-2023-24.pdf
B.ed spl. HI pdusu exam paper-2023-24.pdf
 
Basic Civil Engg Notes_Chapter-6_Environment Pollution & Engineering
Basic Civil Engg Notes_Chapter-6_Environment Pollution & EngineeringBasic Civil Engg Notes_Chapter-6_Environment Pollution & Engineering
Basic Civil Engg Notes_Chapter-6_Environment Pollution & Engineering
 
Students, digital devices and success - Andreas Schleicher - 27 May 2024..pptx
Students, digital devices and success - Andreas Schleicher - 27 May 2024..pptxStudents, digital devices and success - Andreas Schleicher - 27 May 2024..pptx
Students, digital devices and success - Andreas Schleicher - 27 May 2024..pptx
 
Adversarial Attention Modeling for Multi-dimensional Emotion Regression.pdf
Adversarial Attention Modeling for Multi-dimensional Emotion Regression.pdfAdversarial Attention Modeling for Multi-dimensional Emotion Regression.pdf
Adversarial Attention Modeling for Multi-dimensional Emotion Regression.pdf
 
Mattingly "AI & Prompt Design: Limitations and Solutions with LLMs"
Mattingly "AI & Prompt Design: Limitations and Solutions with LLMs"Mattingly "AI & Prompt Design: Limitations and Solutions with LLMs"
Mattingly "AI & Prompt Design: Limitations and Solutions with LLMs"
 
The Benefits and Challenges of Open Educational Resources
The Benefits and Challenges of Open Educational ResourcesThe Benefits and Challenges of Open Educational Resources
The Benefits and Challenges of Open Educational Resources
 
How to Create Map Views in the Odoo 17 ERP
How to Create Map Views in the Odoo 17 ERPHow to Create Map Views in the Odoo 17 ERP
How to Create Map Views in the Odoo 17 ERP
 
Basic_QTL_Marker-assisted_Selection_Sourabh.ppt
Basic_QTL_Marker-assisted_Selection_Sourabh.pptBasic_QTL_Marker-assisted_Selection_Sourabh.ppt
Basic_QTL_Marker-assisted_Selection_Sourabh.ppt
 
slides CapTechTalks Webinar May 2024 Alexander Perry.pptx
slides CapTechTalks Webinar May 2024 Alexander Perry.pptxslides CapTechTalks Webinar May 2024 Alexander Perry.pptx
slides CapTechTalks Webinar May 2024 Alexander Perry.pptx
 
NLC-2024-Orientation-for-RO-SDO (1).pptx
NLC-2024-Orientation-for-RO-SDO (1).pptxNLC-2024-Orientation-for-RO-SDO (1).pptx
NLC-2024-Orientation-for-RO-SDO (1).pptx
 
50 ĐỀ LUYỆN THI IOE LỚP 9 - NĂM HỌC 2022-2023 (CÓ LINK HÌNH, FILE AUDIO VÀ ĐÁ...
50 ĐỀ LUYỆN THI IOE LỚP 9 - NĂM HỌC 2022-2023 (CÓ LINK HÌNH, FILE AUDIO VÀ ĐÁ...50 ĐỀ LUYỆN THI IOE LỚP 9 - NĂM HỌC 2022-2023 (CÓ LINK HÌNH, FILE AUDIO VÀ ĐÁ...
50 ĐỀ LUYỆN THI IOE LỚP 9 - NĂM HỌC 2022-2023 (CÓ LINK HÌNH, FILE AUDIO VÀ ĐÁ...
 
Forest and Wildlife Resources Class 10 Free Study Material PDF
Forest and Wildlife Resources Class 10 Free Study Material PDFForest and Wildlife Resources Class 10 Free Study Material PDF
Forest and Wildlife Resources Class 10 Free Study Material PDF
 
Jose-Rizal-and-Philippine-Nationalism-National-Symbol-2.pptx
Jose-Rizal-and-Philippine-Nationalism-National-Symbol-2.pptxJose-Rizal-and-Philippine-Nationalism-National-Symbol-2.pptx
Jose-Rizal-and-Philippine-Nationalism-National-Symbol-2.pptx
 
MARUTI SUZUKI- A Successful Joint Venture in India.pptx
MARUTI SUZUKI- A Successful Joint Venture in India.pptxMARUTI SUZUKI- A Successful Joint Venture in India.pptx
MARUTI SUZUKI- A Successful Joint Venture in India.pptx
 
Instructions for Submissions thorugh G- Classroom.pptx
Instructions for Submissions thorugh G- Classroom.pptxInstructions for Submissions thorugh G- Classroom.pptx
Instructions for Submissions thorugh G- Classroom.pptx
 
Home assignment II on Spectroscopy 2024 Answers.pdf
Home assignment II on Spectroscopy 2024 Answers.pdfHome assignment II on Spectroscopy 2024 Answers.pdf
Home assignment II on Spectroscopy 2024 Answers.pdf
 
Ethnobotany and Ethnopharmacology ......
Ethnobotany and Ethnopharmacology ......Ethnobotany and Ethnopharmacology ......
Ethnobotany and Ethnopharmacology ......
 
Salient features of Environment protection Act 1986.pptx
Salient features of Environment protection Act 1986.pptxSalient features of Environment protection Act 1986.pptx
Salient features of Environment protection Act 1986.pptx
 

Vlsi [xilinx ise & spartan fpga] rough copy

  • 1. VLSI Email: vlsi@pantechmail.com [ Xilinx ISE & Spartan FPGA's] www.pantechsolutions.net|www.pantechproed.com 8 | P a g e ©2016 Pantech ProEd Private Limited PROJECT CODE PROJECT THEME APPLICATION TECHNOLOGY | CORE PSVLSI 801 Low Input Resistance CMOS Current Comparator Based on the FVF for Low-Power Applications Analog to Digital Converter 2016 CADENCE MEMORY|ANALOG|DIGITALCIRCUITS PSVLSI 802 Cyclic Combinational Gate Diffusion Input(CCGDI) Technique- A New Approach of Low Power Digital Combinational Circuit Design ALU Design PSVLSI 803 Self-gated resonant-clocked flip-flop optimized for power efficiency and signal integrity Photovoltaic System PSVLSI 804 Reliable Power Gating With NBTI Aging Benefits Photovoltaic PSVLSI 805 Accurate and efficient Estimation of Dynamic Virtual Ground Voltage in Power Gated Circuits Photovoltaic PSVLSI 806 Characterization of a Novel Low Leakage Power and Area Efficient 7T SRAM Cell Consumer Electronics PSVLSI 807 Variation Tolerant Differential 8T SRAM Cell for Ultralow Power Applications Router Buffers PSVLSI 808 Sub threshold Level Shifter with Self Controlled Current Limiter by Detecting Output Error Power Management PSVLSI 809 Low-power technique for dynamic comparators Analog to Digital Converter PSVLSI 810 A Modified SRAM Based Low Power Memory Design Router PSVLSI 811 A New Sense Amplifier Topology with Improved Performance for High Speed SRAM Applications Router PSVLSI 812 Characterization of a Novel Low Leakage Power and Area Efficient 7T SRAM Cell Router PSVLSI 813 Accurate and Efficient Estimation of Dynamic Virtual Ground Voltage in Power Gated Circuits Power Management PSVLSI 814 Design Methodology for Voltage-Scaled Clock Distribution Networks Standalone systems PSVLSI 815 A Modified Partial Product Generator for Redundant Binary Multipliers Digital Multipliers XILINXISE|MODELSIM REGISTERTRANSFERLOGIC| ARCHITECTUREDESIGN PSVLSI 816 High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of Supply Voltage Level Digital Signal Processing PSVLSI 817 Low-Cost High-Performance VLSI Architecture for Montgomery Modular Multiplication Digital Multipliers PSVLSI 818 Efficient FPGA-Implementation of Two’s Complement Digit-Serial/Parallel Multipliers Digital Multipliers PSVLSI 819 A CDF based Lifting scheme for the satellite image compression Access Control
  • 2. VLSI Email: vlsi@pantechmail.com [ Xilinx ISE & Spartan FPGA's] www.pantechsolutions.net|www.pantechproed.com 9 | P a g e ©2016 Pantech ProEd Private Limited PSVLSI 820 Reversible Data Hiding in Encrypted Image with Distributed Source Encoding Defense PSVLSI 821 An Efficient Hardware Implementation of Canny Edge Detection Algorithm Machine Vision PSVLSI 822 Design & Optimization of FinFET based Schmitt Trigger using Leakage Reduction Techniques Sensor Networks 2015 LOWPOWERDESIGN COMBINATIONAL|SEQUENTIAL|DIGITALCIRCUITS|TESTING PSVLSI 823 Implementation of Sub threshold Adiabatic Logic for Ultralow-Power Application Sensor Networks PSVLSI 824 Aging-Aware Reliable Multiplier Design With Adaptive Hold Logic Signal Processing PSVLSI 825 Design of Low Leakage Current Average Power CMOS Current Comparator Using SVL Technique Analog to Digital Converter PSVLSI 826 Low Power Multiplier Architectures Using Vedic Mathematics in 45nm Technology for High Speed Computing Digital Multipliers PSVLSI 827 Implementation of Low Power Flip Flop Design in Nanometer Regime Photovoltaic system PSVLSI 828 Reduction of Leakage Power & Noise for DRAM Design Using Sleep Transistor Technique Memory circuits PSVLSI 829 Implementation of High Performance SRAM Cell Using Transmission Gate Router PSVLSI 830 Dynamic Threshold Source Coupled Logic with Push pull topology for Ultra Low Power Applications Signal Processing PSVLSI 831 Design of a Low Power 4x4 Multiplier Based on Five Transistor (5-T) Half Adder, Eight Transistor (8-T) Full Adder & Two Transistor (2-T) AND Gate Biomedical System PSVLSI 832 Design and Analysis of Approximate Compressors for Multiplication DSP ARCHITECTURE PSVLSI 833 Design of Area and Power Aware Reduced Complexity Wallace Tree Multiplier DSP PSVLSI 834 Design of Full Adder circuit using Double Gate MOSFET DSP ARCHITECTURES PSVLSI 835 Design of a Compact Reversible Carry Look-Ahead Adder Using Dynamic Programming Nanotechnology PSVLSI 836 Energy and Area Efficient Three-Input XOR/XNORs With Systematic Cell Design Methodology Avionics PSVLSI 837 Low-Power Clock Distribution Using a Current- Pulsed Clocked Flip-Flop Standalone systems
  • 3. VLSI Email: vlsi@pantechmail.com [ Xilinx ISE & Spartan FPGA's] www.pantechsolutions.net|www.pantechproed.com 10 | P a g e ©2016 Pantech ProEd Private Limited PSVLSI 838 A Low-Power Architecture for the Design of a One- Dimensional Median Filter Edge Preserving PSVLSI 839 Fully Reused VLSI Architecture of FM0/Manchester Encoding Using SOLS Technique for DSRC Applications Tele- communication 2015 XILINXISE|MODELSIM REGISTERTRANSFERLOGIC|ARCHITECTURE DESIGN PSVLSI 840 High speed 16-bit digital Vedic multiplier using FPGA DSP PSVLSI 841 Multiplier-less pipeline architecture for lifting-based two-dimensional discrete wavelet transform Radar PSVLSI 842 Analysis of ternary multiplier using booth encoding technique Signal Processing PSVLSI 843 A New Gate for Low Cost Design of All-optical Reversible Logic Circuit Quantum Computing PSVLSI 844 On the Analysis of Reversible Booth’s Multiplier Quantum Computing PSVLSI 845 Parity Preserving Adder/Subtractor using a Novel Reversible Gate Quantum Computing PSVLSI 846 Median Filtered Image Quality Enhancement and Anti-Forensics via Variation DE convolution Computer Vision 2015 IMAGEPROCESSING FEATUREEXTRACTION|BIOMETRICRECOGNITION PSVLSI 847 Comparisons of Robert, Prewitt, Sobel operator based edge detection methods for real time uses on FPGA Machine Vision PSVLSI 848 Multifocus Image Fusion Based on NSCT and Focused Area Detection Remote Sensing PSVLSI 849 Semantic image compression based on data hiding Defense PSVLSI 850 Iris Image Compression using Wavelets Transform Coding Satellite imagery PSVLSI 851 Shape analysis of decisive objects from an image Using Mathematical Morphology Computer Vision PSVLSI 852 Reversible Image Data Hiding with Contrast Enhancement Defense PSVLSI 853 Leaf Shape Extraction For Plant Classification Optical Character PSVLSI 854 Image segmentation framework based on multiple feature spaces Computer Vision PSVLSI 855 Reconfigurable Architecture of Adaptive Median Filter – An FPGA Based Approach for Impulse Noise Suppression Computer Vision
  • 4. VLSI Email: vlsi@pantechmail.com [ Xilinx ISE & Spartan FPGA's] www.pantechsolutions.net|www.pantechproed.com 11 | P a g e ©2016 Pantech ProEd Private Limited PSVLSI 856 Hardware Implementation of Digital Watermarking System for Real Time Captured Image Transmitting Broadcast Monitoring PSVLSI 857 An Efficient Algorithm For Boundary Detection Computer Vision PSVLSI 858 Rapid Heterogeneous Prototyping from Simulink Defense PSVLSI 859 Aware and Smart Member Card: RFID and License Plate Recognition Systems Integrated Applications at Parking Guidance in Shopping Mall Shopping Malls PSVLSI 860 Microcontroller Based Self Sustaining Automatic Traffic Light Control Using Speed Breaker Traffic