SlideShare a Scribd company logo
1 of 7
Download to read offline
International Journal JOURNAL OF ADVANCED RESEARCH Technology (IJARET),
INTERNATIONAL of Advanced Research in Engineering and IN ENGINEERING
ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME

AND TECHNOLOGY (IJARET)

ISSN 0976 - 6480 (Print)
ISSN 0976 - 6499 (Online)
Volume 5, Issue 1, January (2014), pp. 138-144
© IAEME: www.iaeme.com/ijaret.asp
Journal Impact Factor (2013): 5.8376 (Calculated by GISI)
www.jifactor.com

IJARET
©IAEME

MULTI-INPUT QUASI-FLOATING GATE MOSFETS WITH ANALOG
INVERTER USED IN CIRCUITS
S.K Bisoi,

G. Devi

ABSTRACT
The multiple-input floating gate transistors were used to simplify the design of multiple
valued logic. The Quasi-floating gate node have a well defined DC operating point. The multi-input
quasi-floating gate is used for low voltage applications because its effective threshold voltage will be
controllered to a low value.
Keywords: Quasi-floating gate, multi-input quasi-floating gate, analog inverter.
1.

INTRODUCTION

The floating gate MOS transistor is generated by forming an additional conductive layer
between control terminal and channel DS isolated from environment called floating gate [10].
Multiple-input floating gate MOS transistor is a floating gate transistor with multiple control gate.
The input control gates are capacitively coupled to the floating gate [8,9].
Floating gate is contacting with the channel through the capacity of oxide layer and with
source, drain and bulk. The values of these capacities depend on the area of input gate, floating gate
and chennel as well as on thickness of oxide layer [5,6]. The whole MIFGMOS transistor made on
semiconductor. The main goals are to release the traditional semi-floating designs from recharge
mode and to implement in continuous mode. Quasi floating gate can compute multiple valued signals
and obtain higher frequencies [1,2,3,4]. The analog inverter is a key element in multiple valued logic.
The transfer characteristic of the analog inverter is determined by capacitor division factor
Ki =

Ci
C Total

and Vout = Vdd − Vin

where Vin and Vout are the voltages on the input and output terminal and Vdd is supply voltage.

138
International Journal of Advanced Research in Engineering and Technology (IJARET),
ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME

II.

MULTI INPUT QUASI FLOATING GATE

Since Quasi floating gate node have a well defined DC operating point and this technique is
used for low voltage applications, so that multi input QFG can compute multiple valued signals and
obtain higher frequencies. To operate the function of CMOS transistors at the output of inverter, the
gate terminals of inverter must be biased through the DC supply voltage and that will be provided
through the coupling capacitors C gb and C gb' and hence, Quasi floating MOS gates are proposed to
provide a DC shift to the combined AC signal.
The quasi floating MOS gates are operating at +5v or -5v depending on n-type and p-type
MOS gates. This supply voltage or some portion of supply voltage may pass through the channel
from source to drain or drain to source depending on n-type and p-type MOS gate. The leakage
resistors and the parallel capacitors are operate in such a manner that the combined AC signals can
pass through the capacitors and DC signals can block through the capacitors in the Quasi floating
MOS gates so that the DC shifting on positive side or negative side of the combined AC signal can
be done depending on types of MOS gates.
The shifting of AC signals are required to only provide the debiasing to the gate terminals of
CMOS inverter and that is not directly provided at gate terminal, but through the coupling capacitors
which can store the DC voltage due to high impedance and pass the AC signal without shift due to
low impedance.
The coupling capacitors are DC block capacitors i.e. in DC signals, f=0Hz.
Xc =

1

ωc

=

1
= ∞ Ω (Open circuit path)
2πfc

and in AC signal, f = very high = ∞ Hz
Xc =

1
1
=
= 0Ω (Short circuit path)
ω c 2πfc

that is the coupling capacitors are short circuit paths.
At input side terminals the capacitors are provided to pass the high frequency signals only
and if any DC signal or low frequency signals accommodate with the original signals that can be
nullify and pure form of high frequency signals can easily pass through the capacitors.
The combinations of signals are generated at the node point which then passes through the
quasi floating MOS gates and then MOS inverter operation obtain.

139
International Journal of Advanced Research in Engineering and Technology (IJARET),
ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME
C i = C1 ,C 2 ,C3 ,C ds ( with Rleak n − mos ),C gb ( at the inverter )
C 4 ,C5 ,C 6 ,C'ds ( with Rleak p − mos ),C' gb ( at the inverter )
C sd ( at the output )
Vi = V1 ,V2 ,V3 Vqfg1
V4 ,V5 ,V6 Vqfg 2 RL → Load Re sis tan ce at Output

III.

SIMULATION AND MODEL
VQFG = Vin

s Rleak CTotal
1 + s Rleak CTotal

n

where C total = ∑ C i + CGS + CGD + CGB + C'GD
i =1

and

Vin =

C total

n

( ∑ C iVi + CGSVS + CGDVD + CGBVB )
i =1


 s Rleak CTotal 
 ∑ C iVi + CGSVS + CGDVD + CGBVB 



 1 + s R C
C total  i =1
leak Total 

 s R' leak C'Total
1  n
 ∑ C i ' Vi ' + CGSVS + CGDVD + CGBVB 
=

 1 + s R'
C' total  i =1
leak C'Total

1

VQFG1 =
VQFG 2

1
n






n

where, C total = ∑ C i ' + CGS + CGD + CGB + C"GD
i =1

and

Vin =

1
C'total

n

( ∑ C i ' Vi ' + CGSVS + CGDVD + CGBVB )
i =1

It is in Ohmic mode or triod region that is VGS > Vth and VDS < (VQFGS − Vth )
I DS = µ nCox

ω



(VQFGS − Vth )VDS − VDS 
L
2 
2





1st base band signal

2nd base band signal

0.5

0.4

0.4

0.3

0.3
0.2

am plitude in volt

am plitude in volt

0.2
0.1
0
-0.1

0.1
0
-0.1

-0.2
-0.2
-0.3
-0.3

-0.4
-0.5

0

0.01

0.02

0.03
0.04
time in sec.

0.05

0.06

-0.4

0.07

Fig.1

0

0.01

0.02

0.03
0.04
time in sec.

Fig. 2

140

0.05

0.06

0.07
International Journal of Advanced Research in Engineering and Technology (IJARET),
ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME
-7

3rd base band signal
0.3

2

0.2

Composed base band signals with capacitors,"Vin1"

1.5
1

am plitude in v olt

0.1
am plitude in v olt

x 10

0

-0.1

-0.2

0
-0.5
-1

-0.3

-0.4

0.5

-1.5

0

0.01

0.02

0.03
0.04
time in sec.

0.05

0.06

-2

0.07

0

0.01

0.02

Fig. 3

0.05

0.06

0.07

0.05

0.06

0.07

0.05

0.06

0.07

Fig. 4

Net output due to V1,V2,V3,"Vin"

Vqfg1 sigal
-4.014

0.986

-4.016

0.984

-4.018
am plitude in volts

0.988

am plitude in volts

0.03
0.04
time in sec.

0.982
0.98
0.978

-4.02
-4.022
-4.024

0.976

-4.026

0.974

-4.028

0.972

0

0.01

0.02

0.03
0.04
time in sec.

0.05

0.06

-4.03

0.07

0

0.01

0.02

Fig. 5

0.03
0.04
time in sec.

Fig. 6

4th base band signal

5th base band signal

0.1

0.2

0.08

0.15

0.06
0.1

am plitude in v olt

am plitude in v olt

0.04
0.02
0
-0.02

0.05
0
-0.05

-0.04
-0.1
-0.06
-0.15

-0.08
-0.1

0

0.01

0.02

0.03
0.04
time in sec.

0.05

0.06

-0.2

0.07

Fig. 7

0

0.01

0.02

0.03
0.04
time in sec.

Fig. 8

141
International Journal of Advanced Research in Engineering and Technology (IJARET),
ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME
-7

6th base band signal
0.3

0.2

Composed base band signals with capacitors,"Vin3"

3
2

a m plitud e in v o lt

0.1
a m p lit u d e in v o lt

x 10

4

0

-0.1

-0.2

0
-1
-2

-0.3

-0.4

1

-3

0

0.01

0.02

0.03
0.04
time in sec.

0.05

0.06

-4

0.07

0

0.01

0.02

Fig. 9

0.03
0.04
time in sec.

0.05

0.06

0.07

0.05

0.06

0.07

0.06

0.07

Fig. 10

Vi2

Vqfg2 sigal

1

6

0.995

5.995

0.99

5.99

0.985

5.985

0.98

5.98

0.975

5.975

0.97

5.97

0.965

0

0.01

0.02

0.03

0.04

0.05

0.06

5.965

0.07

0

0.01

0.02

Fig. 11

-3

8.06

0.04

Fig. 12

Drain to source saturation current,Ids2"

Drain to source saturation current,Ids1"

x 10

0.03

-0.0108
-0.0108

8.055

-0.0108
8.05

Current in m A

Current in m A

-0.0108
8.045

8.04

-0.0108
-0.0108
-0.0109

8.035

-0.0109
8.03

8.025

-0.0109

0

0.01

0.02

0.03
0.04
0.05
Voltage in x- axis,Vqfg1

0.06

-0.0109

0.07

Fig. 13

0

0.01

0.02

0.03
0.04
0.05
Voltage in x- axis,Vqfg2

Fig. 14

142
International Journal of Advanced Research in Engineering and Technology (IJARET),
ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME
Voltage across load,Vout1

Voltage across load,Vout2

0.806

-1.082
-1.0825

0.8055

-1.083

0.805
C urrent in m A

Current in m A

-1.0835

0.8045

0.804

-1.084
-1.0845
-1.085

0.8035
-1.0855

0.803

0.8025

-1.086

0

0.01

0.02

0.03
0.04
0.05
Voltage in x- axis,Vqfg2

0.06

-1.0865

0.07

Fig. 15
IV.

0

0.01

0.02

0.03
0.04
0.05
Voltage in x- axis,Vqfg2

0.06

0.07

Fig. 16

CONCLUSION

In this paper we have presented a new multi-input Quasi floating gate with analog inverter
used in circuit. It offers better frequency response with larger band width and large leakage
resistance needs less chip area as compared to its multiple input floating gate technique.
REFERENCE
[1]

J. Ramirez – Angulo, C.A. Urquidi, R.G. Carvajal and F.M. Chavero, “Very low-voltage
analog signal processing based on quais-floating gate transistor”, IEEE, J. Solid State
Circuits, 2004, 39, 434-442.
[2] I. Seo and R.M. Fox, “Comparison of quasi/pseudo floating gate techniques and low voltage
application” Aanlog Integer circuits signal process, 2006, 47, 183-192.
[3] A. Torralba, J. Galan, C. Lujan Martinez, R.G. Carvajal, “Comparision of Programmable
linear resistors based on quasi floating gate MOSFETs” Proceedings of IEEE. International
symposium on circuits and systems, 2008, Washington, USA, pp. 1712-1716.
[4] R. Gupta, S. Sharma, “Voltage controlled resister using quasi-floating gate MOSFET” 2013,
7(10), 16-25.
[5] K. Ramesh, S.K. Dash, G. Devi, “Comparison of floating gate and pseudo floating gate
techniques” IJAIEM, Vol.2, Issue 11, Nov. 2013.
[6] H. Gundersen, Y. Berg, “Max and Min functions using multi-valued recharged semi-floating
gate circuits.: IEEE, ISCAS 2004, Vol. II, 857-860.
[7] A. Suadat, T. Thongleam, V. Kasemsuwan, “Quasi-floating-gate Inverter-based class-AB
Linear Trans conductor for low voltage Applications” 2011, International conference on
circuits, sytems and simulation, Singapore, Vol-7 (2011), 112-116.
[8] L. Topor – Kaminski, P. Holajn, “Multiple – input floating gate MOS transistor in Analogue
electronic circuit.” Bulletin of polish Academy of Science, Vol. 52, No. 3, 2004.
[9] S.K. Bisoi, G. Devi, “Multi-input Multi Pseudo Floating Gates used in circuits”, IJEAT,
Vol.3, Issue-1, Oct-2013.
[10] D. Kahng, S.M. Sze, “A floating-gate and its application to memory devices”, The Bell
System Technical Journal, 46(4): 1288-1295, 1967, IEEE standard definitions and
characterization of using floating – gate semiconductor arrays, Feb. 1999.

143
International Journal of Advanced Research in Engineering and Technology (IJARET),
ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME

AUTHOR’S INFORMATION
Sunil Bisoi is studying for his Ph.D in the field of Neural networks in Utkal
University, His research activities and interest include VLSI realization of
Neural networks and analogue integrated circuits and systems. Bisoi received the
Engineering degree from Utkal University. He is an Associate Professor of
ENTC department in Orissa Engineering College, Odisha.

Dr. Gayatri Devi heads the PG department of computer science and
engineering at Ajay Binay Institute of Technology of Odisha. Her current field of
interest in MOS integrated circuits and systems and application of Neural
Networks.
Devi received PG degree in Math from Utkal University and engineering
degree (B.Tech in ETC and M.Tech in CSC) from Raisthan Deemed University
and Ph.d & D.Sc degree from Utkal University of Odisha. She is a member of
IEEE, Odisha Information technology of society and Odisha Mathematical
Society.

144

More Related Content

What's hot

Lec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOS
Lec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOSLec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOS
Lec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOSHsien-Hsin Sean Lee, Ph.D.
 
EE40_Final_Hack_Writeup
EE40_Final_Hack_WriteupEE40_Final_Hack_Writeup
EE40_Final_Hack_WriteupYanbo Yao
 
Vlsi interview questions compilation
Vlsi interview questions compilationVlsi interview questions compilation
Vlsi interview questions compilationRajesh M
 
Advd lecture 7 logical effort
Advd   lecture 7 logical effortAdvd   lecture 7 logical effort
Advd lecture 7 logical effortHardik Gupta
 
SPICE MODEL of SF3G48 in SPICE PARK
SPICE MODEL of SF3G48 in SPICE PARKSPICE MODEL of SF3G48 in SPICE PARK
SPICE MODEL of SF3G48 in SPICE PARKTsuyoshi Horigome
 
First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator
First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator
First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator IJMTST Journal
 
SPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARK
SPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARKSPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARK
SPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARKTsuyoshi Horigome
 
Original Mosfet IRL3713PBF 3713 30V 180A TO-220 New IR
Original Mosfet IRL3713PBF 3713 30V 180A TO-220 New IROriginal Mosfet IRL3713PBF 3713 30V 180A TO-220 New IR
Original Mosfet IRL3713PBF 3713 30V 180A TO-220 New IRAUTHELECTRONIC
 
Original N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New NXP
Original N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New  NXPOriginal N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New  NXP
Original N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New NXPAUTHELECTRONIC
 
Segmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVT
Segmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVTSegmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVT
Segmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVTByungha Joo
 
Infineon bar50 series-ds-v01-01-en
Infineon bar50 series-ds-v01-01-enInfineon bar50 series-ds-v01-01-en
Infineon bar50 series-ds-v01-01-enzakarikacm
 
Boost Converter Circuit (Step-up) using PSpice
Boost Converter Circuit (Step-up) using PSpiceBoost Converter Circuit (Step-up) using PSpice
Boost Converter Circuit (Step-up) using PSpiceTsuyoshi Horigome
 
SPICE MODEL of 8P4J in SPICE PARK
SPICE MODEL of 8P4J in SPICE PARKSPICE MODEL of 8P4J in SPICE PARK
SPICE MODEL of 8P4J in SPICE PARKTsuyoshi Horigome
 
0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD Screen
0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD Screen0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD Screen
0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD ScreenShawn Lee
 
Original Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 New
Original Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 NewOriginal Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 New
Original Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 Newauthelectroniccom
 
Lect2 up320 (100328)
Lect2 up320 (100328)Lect2 up320 (100328)
Lect2 up320 (100328)aicdesign
 

What's hot (20)

Lec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOS
Lec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOSLec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOS
Lec4 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- CMOS
 
EE40_Final_Hack_Writeup
EE40_Final_Hack_WriteupEE40_Final_Hack_Writeup
EE40_Final_Hack_Writeup
 
2016 ch4 delay
2016 ch4 delay2016 ch4 delay
2016 ch4 delay
 
Vlsi interview questions compilation
Vlsi interview questions compilationVlsi interview questions compilation
Vlsi interview questions compilation
 
Advd lecture 7 logical effort
Advd   lecture 7 logical effortAdvd   lecture 7 logical effort
Advd lecture 7 logical effort
 
SPICE MODEL of SF3G48 in SPICE PARK
SPICE MODEL of SF3G48 in SPICE PARKSPICE MODEL of SF3G48 in SPICE PARK
SPICE MODEL of SF3G48 in SPICE PARK
 
Lecture19
Lecture19Lecture19
Lecture19
 
First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator
First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator
First-Order Open Loop VCO-Based ADC with XOR Gates as differentiator
 
SPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARK
SPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARKSPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARK
SPICE MODEL of TPCA8065-H (Standard+BDS Model) in SPICE PARK
 
Integrated circuit (data sheet)
Integrated circuit (data sheet)Integrated circuit (data sheet)
Integrated circuit (data sheet)
 
Original Mosfet IRL3713PBF 3713 30V 180A TO-220 New IR
Original Mosfet IRL3713PBF 3713 30V 180A TO-220 New IROriginal Mosfet IRL3713PBF 3713 30V 180A TO-220 New IR
Original Mosfet IRL3713PBF 3713 30V 180A TO-220 New IR
 
Original N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New NXP
Original N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New  NXPOriginal N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New  NXP
Original N-channel Mosfet PHB108NQ03LT PHB108 NQ03LT 25V 75A TO-252 New NXP
 
Segmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVT
Segmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVTSegmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVT
Segmented Timing Arc Gate Delay Modelling Method with Timing Anchor PVT
 
Tluenotes lehmann
Tluenotes lehmannTluenotes lehmann
Tluenotes lehmann
 
Infineon bar50 series-ds-v01-01-en
Infineon bar50 series-ds-v01-01-enInfineon bar50 series-ds-v01-01-en
Infineon bar50 series-ds-v01-01-en
 
Boost Converter Circuit (Step-up) using PSpice
Boost Converter Circuit (Step-up) using PSpiceBoost Converter Circuit (Step-up) using PSpice
Boost Converter Circuit (Step-up) using PSpice
 
SPICE MODEL of 8P4J in SPICE PARK
SPICE MODEL of 8P4J in SPICE PARKSPICE MODEL of 8P4J in SPICE PARK
SPICE MODEL of 8P4J in SPICE PARK
 
0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD Screen
0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD Screen0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD Screen
0.47 inch LCD Micro Dispalay 800x600 Resolution RGB Interface LCD Screen
 
Original Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 New
Original Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 NewOriginal Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 New
Original Dual Transistor IMZ4 T108 Z4 SMD Code SMT-6 New
 
Lect2 up320 (100328)
Lect2 up320 (100328)Lect2 up320 (100328)
Lect2 up320 (100328)
 

Viewers also liked (7)

20120140502021 2
20120140502021 220120140502021 2
20120140502021 2
 
30320140501001
3032014050100130320140501001
30320140501001
 
40120140503004
4012014050300440120140503004
40120140503004
 
10120130405010
1012013040501010120130405010
10120130405010
 
20120140504001
2012014050400120120140504001
20120140504001
 
30120130405028
3012013040502830120130405028
30120130405028
 
10320140502004
1032014050200410320140502004
10320140502004
 

Similar to 20320140501015

Design and Implementation of Schmitt Trigger using Operational Amplifier
Design and Implementation of Schmitt Trigger using Operational AmplifierDesign and Implementation of Schmitt Trigger using Operational Amplifier
Design and Implementation of Schmitt Trigger using Operational AmplifierIJERA Editor
 
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...VLSICS Design
 
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...VLSICS Design
 
A new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierA new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierVishal kakade
 
MetroScientific Week 1.pptx
MetroScientific Week 1.pptxMetroScientific Week 1.pptx
MetroScientific Week 1.pptxBipin Saha
 
A project report on Remote Monitoring of a Power Station using GSM and Arduino
A project report on Remote Monitoring of a Power Station using GSM and ArduinoA project report on Remote Monitoring of a Power Station using GSM and Arduino
A project report on Remote Monitoring of a Power Station using GSM and ArduinoJawwad Sadiq Ayon
 
IRJET- Design of Voltage Controlled Oscillator in 180 nm CMOS Technology
IRJET- Design of  Voltage Controlled Oscillator in 180 nm CMOS TechnologyIRJET- Design of  Voltage Controlled Oscillator in 180 nm CMOS Technology
IRJET- Design of Voltage Controlled Oscillator in 180 nm CMOS TechnologyIRJET Journal
 
Lect2 up380 (100329)
Lect2 up380 (100329)Lect2 up380 (100329)
Lect2 up380 (100329)aicdesign
 
ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)
ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)
ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)ADVA
 
Implementation and design Low power VCO
Implementation and design Low power VCOImplementation and design Low power VCO
Implementation and design Low power VCOijsrd.com
 
Design of oscillators using cmos ota
Design of oscillators using cmos otaDesign of oscillators using cmos ota
Design of oscillators using cmos otaIISRT
 
Design of oscillators using cmos ota
Design of oscillators using cmos otaDesign of oscillators using cmos ota
Design of oscillators using cmos otaRamesh Patriotic
 
Iisrt 5-design of oscillators using cmos ota
Iisrt 5-design of oscillators using cmos otaIisrt 5-design of oscillators using cmos ota
Iisrt 5-design of oscillators using cmos otaIISRTJournals
 

Similar to 20320140501015 (20)

Aec manual2017 imp
Aec manual2017 impAec manual2017 imp
Aec manual2017 imp
 
Design and Implementation of Schmitt Trigger using Operational Amplifier
Design and Implementation of Schmitt Trigger using Operational AmplifierDesign and Implementation of Schmitt Trigger using Operational Amplifier
Design and Implementation of Schmitt Trigger using Operational Amplifier
 
Datasheet
DatasheetDatasheet
Datasheet
 
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
 
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
A 80Ms/sec 10bit PIPELINED ADC Using 1.5Bit Stages And Built-in Digital Error...
 
A new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierA new precision peak detector full wave rectifier
A new precision peak detector full wave rectifier
 
Ch06
Ch06Ch06
Ch06
 
MetroScientific Week 1.pptx
MetroScientific Week 1.pptxMetroScientific Week 1.pptx
MetroScientific Week 1.pptx
 
A project report on Remote Monitoring of a Power Station using GSM and Arduino
A project report on Remote Monitoring of a Power Station using GSM and ArduinoA project report on Remote Monitoring of a Power Station using GSM and Arduino
A project report on Remote Monitoring of a Power Station using GSM and Arduino
 
IRJET- Design of Voltage Controlled Oscillator in 180 nm CMOS Technology
IRJET- Design of  Voltage Controlled Oscillator in 180 nm CMOS TechnologyIRJET- Design of  Voltage Controlled Oscillator in 180 nm CMOS Technology
IRJET- Design of Voltage Controlled Oscillator in 180 nm CMOS Technology
 
Ie practical file
Ie practical fileIe practical file
Ie practical file
 
Lect2 up380 (100329)
Lect2 up380 (100329)Lect2 up380 (100329)
Lect2 up380 (100329)
 
000682
000682000682
000682
 
ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)
ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)
ePRTC in data centers - GNSS-backup-as-a-service (GBaaS)
 
Implementation and design Low power VCO
Implementation and design Low power VCOImplementation and design Low power VCO
Implementation and design Low power VCO
 
finalreport
finalreportfinalreport
finalreport
 
Design of oscillators using cmos ota
Design of oscillators using cmos otaDesign of oscillators using cmos ota
Design of oscillators using cmos ota
 
Design of oscillators using cmos ota
Design of oscillators using cmos otaDesign of oscillators using cmos ota
Design of oscillators using cmos ota
 
Iisrt 5-design of oscillators using cmos ota
Iisrt 5-design of oscillators using cmos otaIisrt 5-design of oscillators using cmos ota
Iisrt 5-design of oscillators using cmos ota
 
Small signal Analysis.ppt
Small signal Analysis.pptSmall signal Analysis.ppt
Small signal Analysis.ppt
 

More from IAEME Publication

IAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdfIAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdfIAEME Publication
 
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...IAEME Publication
 
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURSA STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURSIAEME Publication
 
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURSBROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURSIAEME Publication
 
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONSDETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONSIAEME Publication
 
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONSANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONSIAEME Publication
 
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINOVOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINOIAEME Publication
 
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...IAEME Publication
 
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMYVISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMYIAEME Publication
 
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...IAEME Publication
 
GANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICEGANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICEIAEME Publication
 
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...IAEME Publication
 
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...IAEME Publication
 
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...IAEME Publication
 
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...IAEME Publication
 
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...IAEME Publication
 
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...IAEME Publication
 
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...IAEME Publication
 
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...IAEME Publication
 
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENTA MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENTIAEME Publication
 

More from IAEME Publication (20)

IAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdfIAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdf
 
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
 
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURSA STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
 
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURSBROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
 
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONSDETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
 
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONSANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
 
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINOVOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
 
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
 
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMYVISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
 
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
 
GANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICEGANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICE
 
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
 
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
 
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
 
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
 
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
 
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
 
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
 
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
 
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENTA MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
 

Recently uploaded

Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...
Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...
Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...HostedbyConfluent
 
CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):comworks
 
Pigging Solutions in Pet Food Manufacturing
Pigging Solutions in Pet Food ManufacturingPigging Solutions in Pet Food Manufacturing
Pigging Solutions in Pet Food ManufacturingPigging Solutions
 
Install Stable Diffusion in windows machine
Install Stable Diffusion in windows machineInstall Stable Diffusion in windows machine
Install Stable Diffusion in windows machinePadma Pradeep
 
Maximizing Board Effectiveness 2024 Webinar.pptx
Maximizing Board Effectiveness 2024 Webinar.pptxMaximizing Board Effectiveness 2024 Webinar.pptx
Maximizing Board Effectiveness 2024 Webinar.pptxOnBoard
 
FULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | Delhi
FULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | DelhiFULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | Delhi
FULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | Delhisoniya singh
 
Artificial intelligence in the post-deep learning era
Artificial intelligence in the post-deep learning eraArtificial intelligence in the post-deep learning era
Artificial intelligence in the post-deep learning eraDeakin University
 
Understanding the Laravel MVC Architecture
Understanding the Laravel MVC ArchitectureUnderstanding the Laravel MVC Architecture
Understanding the Laravel MVC ArchitecturePixlogix Infotech
 
Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 365
Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 365Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 365
Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 3652toLead Limited
 
WhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure service
WhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure serviceWhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure service
WhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure servicePooja Nehwal
 
#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024
#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024
#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024BookNet Canada
 
Beyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry InnovationBeyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry InnovationSafe Software
 
Slack Application Development 101 Slides
Slack Application Development 101 SlidesSlack Application Development 101 Slides
Slack Application Development 101 Slidespraypatel2
 
My Hashitalk Indonesia April 2024 Presentation
My Hashitalk Indonesia April 2024 PresentationMy Hashitalk Indonesia April 2024 Presentation
My Hashitalk Indonesia April 2024 PresentationRidwan Fadjar
 
Human Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsHuman Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsMark Billinghurst
 
How to Remove Document Management Hurdles with X-Docs?
How to Remove Document Management Hurdles with X-Docs?How to Remove Document Management Hurdles with X-Docs?
How to Remove Document Management Hurdles with X-Docs?XfilesPro
 
Presentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreterPresentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreternaman860154
 
08448380779 Call Girls In Greater Kailash - I Women Seeking Men
08448380779 Call Girls In Greater Kailash - I Women Seeking Men08448380779 Call Girls In Greater Kailash - I Women Seeking Men
08448380779 Call Girls In Greater Kailash - I Women Seeking MenDelhi Call girls
 
Kotlin Multiplatform & Compose Multiplatform - Starter kit for pragmatics
Kotlin Multiplatform & Compose Multiplatform - Starter kit for pragmaticsKotlin Multiplatform & Compose Multiplatform - Starter kit for pragmatics
Kotlin Multiplatform & Compose Multiplatform - Starter kit for pragmaticscarlostorres15106
 

Recently uploaded (20)

Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...
Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...
Transforming Data Streams with Kafka Connect: An Introduction to Single Messa...
 
CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):CloudStudio User manual (basic edition):
CloudStudio User manual (basic edition):
 
Pigging Solutions in Pet Food Manufacturing
Pigging Solutions in Pet Food ManufacturingPigging Solutions in Pet Food Manufacturing
Pigging Solutions in Pet Food Manufacturing
 
Install Stable Diffusion in windows machine
Install Stable Diffusion in windows machineInstall Stable Diffusion in windows machine
Install Stable Diffusion in windows machine
 
Maximizing Board Effectiveness 2024 Webinar.pptx
Maximizing Board Effectiveness 2024 Webinar.pptxMaximizing Board Effectiveness 2024 Webinar.pptx
Maximizing Board Effectiveness 2024 Webinar.pptx
 
FULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | Delhi
FULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | DelhiFULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | Delhi
FULL ENJOY 🔝 8264348440 🔝 Call Girls in Diplomatic Enclave | Delhi
 
Artificial intelligence in the post-deep learning era
Artificial intelligence in the post-deep learning eraArtificial intelligence in the post-deep learning era
Artificial intelligence in the post-deep learning era
 
Understanding the Laravel MVC Architecture
Understanding the Laravel MVC ArchitectureUnderstanding the Laravel MVC Architecture
Understanding the Laravel MVC Architecture
 
E-Vehicle_Hacking_by_Parul Sharma_null_owasp.pptx
E-Vehicle_Hacking_by_Parul Sharma_null_owasp.pptxE-Vehicle_Hacking_by_Parul Sharma_null_owasp.pptx
E-Vehicle_Hacking_by_Parul Sharma_null_owasp.pptx
 
Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 365
Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 365Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 365
Tech-Forward - Achieving Business Readiness For Copilot in Microsoft 365
 
WhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure service
WhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure serviceWhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure service
WhatsApp 9892124323 ✓Call Girls In Kalyan ( Mumbai ) secure service
 
#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024
#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024
#StandardsGoals for 2024: What’s new for BISAC - Tech Forum 2024
 
Beyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry InnovationBeyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
Beyond Boundaries: Leveraging No-Code Solutions for Industry Innovation
 
Slack Application Development 101 Slides
Slack Application Development 101 SlidesSlack Application Development 101 Slides
Slack Application Development 101 Slides
 
My Hashitalk Indonesia April 2024 Presentation
My Hashitalk Indonesia April 2024 PresentationMy Hashitalk Indonesia April 2024 Presentation
My Hashitalk Indonesia April 2024 Presentation
 
Human Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsHuman Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR Systems
 
How to Remove Document Management Hurdles with X-Docs?
How to Remove Document Management Hurdles with X-Docs?How to Remove Document Management Hurdles with X-Docs?
How to Remove Document Management Hurdles with X-Docs?
 
Presentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreterPresentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreter
 
08448380779 Call Girls In Greater Kailash - I Women Seeking Men
08448380779 Call Girls In Greater Kailash - I Women Seeking Men08448380779 Call Girls In Greater Kailash - I Women Seeking Men
08448380779 Call Girls In Greater Kailash - I Women Seeking Men
 
Kotlin Multiplatform & Compose Multiplatform - Starter kit for pragmatics
Kotlin Multiplatform & Compose Multiplatform - Starter kit for pragmaticsKotlin Multiplatform & Compose Multiplatform - Starter kit for pragmatics
Kotlin Multiplatform & Compose Multiplatform - Starter kit for pragmatics
 

20320140501015

  • 1. International Journal JOURNAL OF ADVANCED RESEARCH Technology (IJARET), INTERNATIONAL of Advanced Research in Engineering and IN ENGINEERING ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME AND TECHNOLOGY (IJARET) ISSN 0976 - 6480 (Print) ISSN 0976 - 6499 (Online) Volume 5, Issue 1, January (2014), pp. 138-144 © IAEME: www.iaeme.com/ijaret.asp Journal Impact Factor (2013): 5.8376 (Calculated by GISI) www.jifactor.com IJARET ©IAEME MULTI-INPUT QUASI-FLOATING GATE MOSFETS WITH ANALOG INVERTER USED IN CIRCUITS S.K Bisoi, G. Devi ABSTRACT The multiple-input floating gate transistors were used to simplify the design of multiple valued logic. The Quasi-floating gate node have a well defined DC operating point. The multi-input quasi-floating gate is used for low voltage applications because its effective threshold voltage will be controllered to a low value. Keywords: Quasi-floating gate, multi-input quasi-floating gate, analog inverter. 1. INTRODUCTION The floating gate MOS transistor is generated by forming an additional conductive layer between control terminal and channel DS isolated from environment called floating gate [10]. Multiple-input floating gate MOS transistor is a floating gate transistor with multiple control gate. The input control gates are capacitively coupled to the floating gate [8,9]. Floating gate is contacting with the channel through the capacity of oxide layer and with source, drain and bulk. The values of these capacities depend on the area of input gate, floating gate and chennel as well as on thickness of oxide layer [5,6]. The whole MIFGMOS transistor made on semiconductor. The main goals are to release the traditional semi-floating designs from recharge mode and to implement in continuous mode. Quasi floating gate can compute multiple valued signals and obtain higher frequencies [1,2,3,4]. The analog inverter is a key element in multiple valued logic. The transfer characteristic of the analog inverter is determined by capacitor division factor Ki = Ci C Total and Vout = Vdd − Vin where Vin and Vout are the voltages on the input and output terminal and Vdd is supply voltage. 138
  • 2. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME II. MULTI INPUT QUASI FLOATING GATE Since Quasi floating gate node have a well defined DC operating point and this technique is used for low voltage applications, so that multi input QFG can compute multiple valued signals and obtain higher frequencies. To operate the function of CMOS transistors at the output of inverter, the gate terminals of inverter must be biased through the DC supply voltage and that will be provided through the coupling capacitors C gb and C gb' and hence, Quasi floating MOS gates are proposed to provide a DC shift to the combined AC signal. The quasi floating MOS gates are operating at +5v or -5v depending on n-type and p-type MOS gates. This supply voltage or some portion of supply voltage may pass through the channel from source to drain or drain to source depending on n-type and p-type MOS gate. The leakage resistors and the parallel capacitors are operate in such a manner that the combined AC signals can pass through the capacitors and DC signals can block through the capacitors in the Quasi floating MOS gates so that the DC shifting on positive side or negative side of the combined AC signal can be done depending on types of MOS gates. The shifting of AC signals are required to only provide the debiasing to the gate terminals of CMOS inverter and that is not directly provided at gate terminal, but through the coupling capacitors which can store the DC voltage due to high impedance and pass the AC signal without shift due to low impedance. The coupling capacitors are DC block capacitors i.e. in DC signals, f=0Hz. Xc = 1 ωc = 1 = ∞ Ω (Open circuit path) 2πfc and in AC signal, f = very high = ∞ Hz Xc = 1 1 = = 0Ω (Short circuit path) ω c 2πfc that is the coupling capacitors are short circuit paths. At input side terminals the capacitors are provided to pass the high frequency signals only and if any DC signal or low frequency signals accommodate with the original signals that can be nullify and pure form of high frequency signals can easily pass through the capacitors. The combinations of signals are generated at the node point which then passes through the quasi floating MOS gates and then MOS inverter operation obtain. 139
  • 3. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME C i = C1 ,C 2 ,C3 ,C ds ( with Rleak n − mos ),C gb ( at the inverter ) C 4 ,C5 ,C 6 ,C'ds ( with Rleak p − mos ),C' gb ( at the inverter ) C sd ( at the output ) Vi = V1 ,V2 ,V3 Vqfg1 V4 ,V5 ,V6 Vqfg 2 RL → Load Re sis tan ce at Output III. SIMULATION AND MODEL VQFG = Vin s Rleak CTotal 1 + s Rleak CTotal n where C total = ∑ C i + CGS + CGD + CGB + C'GD i =1 and Vin = C total n ( ∑ C iVi + CGSVS + CGDVD + CGBVB ) i =1   s Rleak CTotal   ∑ C iVi + CGSVS + CGDVD + CGBVB      1 + s R C C total  i =1 leak Total    s R' leak C'Total 1  n  ∑ C i ' Vi ' + CGSVS + CGDVD + CGBVB  =   1 + s R' C' total  i =1 leak C'Total  1 VQFG1 = VQFG 2 1 n     n where, C total = ∑ C i ' + CGS + CGD + CGB + C"GD i =1 and Vin = 1 C'total n ( ∑ C i ' Vi ' + CGSVS + CGDVD + CGBVB ) i =1 It is in Ohmic mode or triod region that is VGS > Vth and VDS < (VQFGS − Vth ) I DS = µ nCox ω   (VQFGS − Vth )VDS − VDS  L 2  2   1st base band signal 2nd base band signal 0.5 0.4 0.4 0.3 0.3 0.2 am plitude in volt am plitude in volt 0.2 0.1 0 -0.1 0.1 0 -0.1 -0.2 -0.2 -0.3 -0.3 -0.4 -0.5 0 0.01 0.02 0.03 0.04 time in sec. 0.05 0.06 -0.4 0.07 Fig.1 0 0.01 0.02 0.03 0.04 time in sec. Fig. 2 140 0.05 0.06 0.07
  • 4. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME -7 3rd base band signal 0.3 2 0.2 Composed base band signals with capacitors,"Vin1" 1.5 1 am plitude in v olt 0.1 am plitude in v olt x 10 0 -0.1 -0.2 0 -0.5 -1 -0.3 -0.4 0.5 -1.5 0 0.01 0.02 0.03 0.04 time in sec. 0.05 0.06 -2 0.07 0 0.01 0.02 Fig. 3 0.05 0.06 0.07 0.05 0.06 0.07 0.05 0.06 0.07 Fig. 4 Net output due to V1,V2,V3,"Vin" Vqfg1 sigal -4.014 0.986 -4.016 0.984 -4.018 am plitude in volts 0.988 am plitude in volts 0.03 0.04 time in sec. 0.982 0.98 0.978 -4.02 -4.022 -4.024 0.976 -4.026 0.974 -4.028 0.972 0 0.01 0.02 0.03 0.04 time in sec. 0.05 0.06 -4.03 0.07 0 0.01 0.02 Fig. 5 0.03 0.04 time in sec. Fig. 6 4th base band signal 5th base band signal 0.1 0.2 0.08 0.15 0.06 0.1 am plitude in v olt am plitude in v olt 0.04 0.02 0 -0.02 0.05 0 -0.05 -0.04 -0.1 -0.06 -0.15 -0.08 -0.1 0 0.01 0.02 0.03 0.04 time in sec. 0.05 0.06 -0.2 0.07 Fig. 7 0 0.01 0.02 0.03 0.04 time in sec. Fig. 8 141
  • 5. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME -7 6th base band signal 0.3 0.2 Composed base band signals with capacitors,"Vin3" 3 2 a m plitud e in v o lt 0.1 a m p lit u d e in v o lt x 10 4 0 -0.1 -0.2 0 -1 -2 -0.3 -0.4 1 -3 0 0.01 0.02 0.03 0.04 time in sec. 0.05 0.06 -4 0.07 0 0.01 0.02 Fig. 9 0.03 0.04 time in sec. 0.05 0.06 0.07 0.05 0.06 0.07 0.06 0.07 Fig. 10 Vi2 Vqfg2 sigal 1 6 0.995 5.995 0.99 5.99 0.985 5.985 0.98 5.98 0.975 5.975 0.97 5.97 0.965 0 0.01 0.02 0.03 0.04 0.05 0.06 5.965 0.07 0 0.01 0.02 Fig. 11 -3 8.06 0.04 Fig. 12 Drain to source saturation current,Ids2" Drain to source saturation current,Ids1" x 10 0.03 -0.0108 -0.0108 8.055 -0.0108 8.05 Current in m A Current in m A -0.0108 8.045 8.04 -0.0108 -0.0108 -0.0109 8.035 -0.0109 8.03 8.025 -0.0109 0 0.01 0.02 0.03 0.04 0.05 Voltage in x- axis,Vqfg1 0.06 -0.0109 0.07 Fig. 13 0 0.01 0.02 0.03 0.04 0.05 Voltage in x- axis,Vqfg2 Fig. 14 142
  • 6. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME Voltage across load,Vout1 Voltage across load,Vout2 0.806 -1.082 -1.0825 0.8055 -1.083 0.805 C urrent in m A Current in m A -1.0835 0.8045 0.804 -1.084 -1.0845 -1.085 0.8035 -1.0855 0.803 0.8025 -1.086 0 0.01 0.02 0.03 0.04 0.05 Voltage in x- axis,Vqfg2 0.06 -1.0865 0.07 Fig. 15 IV. 0 0.01 0.02 0.03 0.04 0.05 Voltage in x- axis,Vqfg2 0.06 0.07 Fig. 16 CONCLUSION In this paper we have presented a new multi-input Quasi floating gate with analog inverter used in circuit. It offers better frequency response with larger band width and large leakage resistance needs less chip area as compared to its multiple input floating gate technique. REFERENCE [1] J. Ramirez – Angulo, C.A. Urquidi, R.G. Carvajal and F.M. Chavero, “Very low-voltage analog signal processing based on quais-floating gate transistor”, IEEE, J. Solid State Circuits, 2004, 39, 434-442. [2] I. Seo and R.M. Fox, “Comparison of quasi/pseudo floating gate techniques and low voltage application” Aanlog Integer circuits signal process, 2006, 47, 183-192. [3] A. Torralba, J. Galan, C. Lujan Martinez, R.G. Carvajal, “Comparision of Programmable linear resistors based on quasi floating gate MOSFETs” Proceedings of IEEE. International symposium on circuits and systems, 2008, Washington, USA, pp. 1712-1716. [4] R. Gupta, S. Sharma, “Voltage controlled resister using quasi-floating gate MOSFET” 2013, 7(10), 16-25. [5] K. Ramesh, S.K. Dash, G. Devi, “Comparison of floating gate and pseudo floating gate techniques” IJAIEM, Vol.2, Issue 11, Nov. 2013. [6] H. Gundersen, Y. Berg, “Max and Min functions using multi-valued recharged semi-floating gate circuits.: IEEE, ISCAS 2004, Vol. II, 857-860. [7] A. Suadat, T. Thongleam, V. Kasemsuwan, “Quasi-floating-gate Inverter-based class-AB Linear Trans conductor for low voltage Applications” 2011, International conference on circuits, sytems and simulation, Singapore, Vol-7 (2011), 112-116. [8] L. Topor – Kaminski, P. Holajn, “Multiple – input floating gate MOS transistor in Analogue electronic circuit.” Bulletin of polish Academy of Science, Vol. 52, No. 3, 2004. [9] S.K. Bisoi, G. Devi, “Multi-input Multi Pseudo Floating Gates used in circuits”, IJEAT, Vol.3, Issue-1, Oct-2013. [10] D. Kahng, S.M. Sze, “A floating-gate and its application to memory devices”, The Bell System Technical Journal, 46(4): 1288-1295, 1967, IEEE standard definitions and characterization of using floating – gate semiconductor arrays, Feb. 1999. 143
  • 7. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 5, Issue 1, January (2014), © IAEME AUTHOR’S INFORMATION Sunil Bisoi is studying for his Ph.D in the field of Neural networks in Utkal University, His research activities and interest include VLSI realization of Neural networks and analogue integrated circuits and systems. Bisoi received the Engineering degree from Utkal University. He is an Associate Professor of ENTC department in Orissa Engineering College, Odisha. Dr. Gayatri Devi heads the PG department of computer science and engineering at Ajay Binay Institute of Technology of Odisha. Her current field of interest in MOS integrated circuits and systems and application of Neural Networks. Devi received PG degree in Math from Utkal University and engineering degree (B.Tech in ETC and M.Tech in CSC) from Raisthan Deemed University and Ph.d & D.Sc degree from Utkal University of Odisha. She is a member of IEEE, Odisha Information technology of society and Odisha Mathematical Society. 144