SlideShare a Scribd company logo
1 of 11
Digital Electronics
Revision class (unit-5)
MCQ Prepared On 17/11/2020
Ms. P.Sivalakshmi AP/ECE/RMKCET
Part A
Sample MCQ
1.The number of subfamilies TTL has is
(a) 4 (b) 8 (c) 6 (d) 10
2. The logic family with highest packing density is
(a) TTL (b) IIL (c) CMOS (d) MOS
3. The logic family which is simplest to fabricate is
(a) TTL (b) IIL (c) MOS (d) CMOS
Part A
Sample MCQ
4.The TTL series most suitable at high frequencies is
(a) standard TTL (b) Schottky TTL
(c) FTTL (d) low power TTL
5. The fastest saturated logic family is
(a) TTL (b) ECL (c) IIL (d) MOS
6. The fastest logic family is
(a) TTL (b) ECL (c) IIL (d) MOS
7. The logic family which gives complementary output is
(a) TTL (b) ECL (c) IIL (d) MOS
Part A
Sample MCQ
8.The logic family ideally suited for LSI/VLSI/ULSI applications is
(a) TTL (b) ECL (c) MOS (d) CMOS
9.The newest of the logic families is the
(a) TTL (b) ECL (c) IIL (d) CMOS
10. The noise margin of a TTL gate is about
(a) 0.2v (b) 0.4v (c) 0.6v (d) 0.8v
Sample MCQ/ Part B
1. The TTL circuit shown in the
figure is fed with the waveform
X (also shown). All gates have
equal propagation delay of
10ns. The output of the circuit
is
2. Identify the following logic circuit
3.A CMOS implementation of a logic
circuit is shown below. The Boolean
logic function realized by the circuit is
4.The diode shown in the circuits are
ideal.The logic function realized by the
Following circuit is
(a)X+Y (b) X.Y (c) (X+Y)’ (d) (X.Y)’
5. Match List-I Logic Gates) with List-II (Characteristics) and select
the correct answer using the codes given below the lists:
List-I List-II
A. HTL 1. High fan-out
B. CMOS 2. Highest speed of operation
C. 12L 3. High noise Immunity
D. ECL 4. Lowest product power and delay
6. The diode shown in the circuits are ideal. The logic
function realized by the Following circuit is
(a)XY (b)X’Y (c) (X+Y)’ (d) X.Y’
Digital electronics revision  unit 5 mcq

More Related Content

What's hot

Iisrt swathi priya(26 30)
Iisrt swathi priya(26 30)Iisrt swathi priya(26 30)
Iisrt swathi priya(26 30)
IISRT
 
Minimum Cost Fault Tolerant Adder Circuits in Reversible Logic Synthesis
Minimum Cost Fault Tolerant Adder Circuits in Reversible Logic SynthesisMinimum Cost Fault Tolerant Adder Circuits in Reversible Logic Synthesis
Minimum Cost Fault Tolerant Adder Circuits in Reversible Logic Synthesis
Sajib Mitra
 
Axes Tech
Axes TechAxes Tech
Axes Tech
ncct
 

What's hot (18)

Homework solutionsch8
Homework solutionsch8Homework solutionsch8
Homework solutionsch8
 
Mc qs socket programming
Mc qs  socket programmingMc qs  socket programming
Mc qs socket programming
 
Collision prevention on computer architecture
Collision prevention on computer architectureCollision prevention on computer architecture
Collision prevention on computer architecture
 
Iisrt swathi priya(26 30)
Iisrt swathi priya(26 30)Iisrt swathi priya(26 30)
Iisrt swathi priya(26 30)
 
Sequential Logic Circuits
Sequential Logic CircuitsSequential Logic Circuits
Sequential Logic Circuits
 
Advanced Comuter Architecture Ch6 Problem Solutions
Advanced Comuter Architecture Ch6 Problem SolutionsAdvanced Comuter Architecture Ch6 Problem Solutions
Advanced Comuter Architecture Ch6 Problem Solutions
 
05322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set105322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set1
 
Pragmatic Optimization in Modern Programming - Demystifying the Compiler
Pragmatic Optimization in Modern Programming - Demystifying the CompilerPragmatic Optimization in Modern Programming - Demystifying the Compiler
Pragmatic Optimization in Modern Programming - Demystifying the Compiler
 
Pragmatic Optimization in Modern Programming - Mastering Compiler Optimizations
Pragmatic Optimization in Modern Programming - Mastering Compiler OptimizationsPragmatic Optimization in Modern Programming - Mastering Compiler Optimizations
Pragmatic Optimization in Modern Programming - Mastering Compiler Optimizations
 
TinyML - 4 speech recognition
TinyML - 4 speech recognition TinyML - 4 speech recognition
TinyML - 4 speech recognition
 
[Question Paper] Electronic and Communication Technology (Revised Course) [Ja...
[Question Paper] Electronic and Communication Technology (Revised Course) [Ja...[Question Paper] Electronic and Communication Technology (Revised Course) [Ja...
[Question Paper] Electronic and Communication Technology (Revised Course) [Ja...
 
Lec9 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- Com...
Lec9 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- Com...Lec9 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- Com...
Lec9 Intro to Computer Engineering by Hsien-Hsin Sean Lee Georgia Tech -- Com...
 
QUATERNARY LOGIC AND APPLICATIONS USING MULTIPLE QUANTUM WELL BASED SWSFETS
QUATERNARY LOGIC AND APPLICATIONS USING MULTIPLE QUANTUM WELL BASED SWSFETSQUATERNARY LOGIC AND APPLICATIONS USING MULTIPLE QUANTUM WELL BASED SWSFETS
QUATERNARY LOGIC AND APPLICATIONS USING MULTIPLE QUANTUM WELL BASED SWSFETS
 
A NEW DESIGN TECHNIQUE OF REVERSIBLE BCD ADDER BASED ON NMOS WITH PASS TRANSI...
A NEW DESIGN TECHNIQUE OF REVERSIBLE BCD ADDER BASED ON NMOS WITH PASS TRANSI...A NEW DESIGN TECHNIQUE OF REVERSIBLE BCD ADDER BASED ON NMOS WITH PASS TRANSI...
A NEW DESIGN TECHNIQUE OF REVERSIBLE BCD ADDER BASED ON NMOS WITH PASS TRANSI...
 
Minimum Cost Fault Tolerant Adder Circuits in Reversible Logic Synthesis
Minimum Cost Fault Tolerant Adder Circuits in Reversible Logic SynthesisMinimum Cost Fault Tolerant Adder Circuits in Reversible Logic Synthesis
Minimum Cost Fault Tolerant Adder Circuits in Reversible Logic Synthesis
 
Lec6 Computer Architecture by Hsien-Hsin Sean Lee Georgia Tech -- Instruction...
Lec6 Computer Architecture by Hsien-Hsin Sean Lee Georgia Tech -- Instruction...Lec6 Computer Architecture by Hsien-Hsin Sean Lee Georgia Tech -- Instruction...
Lec6 Computer Architecture by Hsien-Hsin Sean Lee Georgia Tech -- Instruction...
 
Design of Digital Adder Using Reversible Logic
Design of Digital Adder Using Reversible LogicDesign of Digital Adder Using Reversible Logic
Design of Digital Adder Using Reversible Logic
 
Axes Tech
Axes TechAxes Tech
Axes Tech
 

Similar to Digital electronics revision unit 5 mcq

Ies obj-electrical engineering-2008 paper-ii
Ies obj-electrical engineering-2008 paper-iiIes obj-electrical engineering-2008 paper-ii
Ies obj-electrical engineering-2008 paper-ii
Ravi Chaudhari
 
The Digital Logic Level
The Digital Logic LevelThe Digital Logic Level
The Digital Logic Level
LiEdo
 

Similar to Digital electronics revision unit 5 mcq (20)

6th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
6th Semeste Electronics and Communication Engineering (June-2016) Question Pa...6th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
6th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
 
Ies obj-electrical engineering-2008 paper-ii
Ies obj-electrical engineering-2008 paper-iiIes obj-electrical engineering-2008 paper-ii
Ies obj-electrical engineering-2008 paper-ii
 
EC202 SIGNALS & SYSTEMS PREVIOUS QUESTION PAPER
EC202 SIGNALS & SYSTEMS PREVIOUS QUESTION PAPEREC202 SIGNALS & SYSTEMS PREVIOUS QUESTION PAPER
EC202 SIGNALS & SYSTEMS PREVIOUS QUESTION PAPER
 
8th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
8th Semeste Electronics and Communication Engineering (June-2016) Question Pa...8th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
8th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
 
Logic families 1
Logic families 1Logic families 1
Logic families 1
 
Digital electronics revision mcq
Digital electronics revision  mcqDigital electronics revision  mcq
Digital electronics revision mcq
 
The Digital Logic Level
The Digital Logic LevelThe Digital Logic Level
The Digital Logic Level
 
Programming pic microcontrollers
Programming pic microcontrollersProgramming pic microcontrollers
Programming pic microcontrollers
 
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
 
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
 
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
 
logic_families
logic_familieslogic_families
logic_families
 
Logic families
Logic familiesLogic families
Logic families
 
8th Semester Electronic and Communication Engineering (2013-June) Question Pa...
8th Semester Electronic and Communication Engineering (2013-June) Question Pa...8th Semester Electronic and Communication Engineering (2013-June) Question Pa...
8th Semester Electronic and Communication Engineering (2013-June) Question Pa...
 
6th Semester Electronic and Communication Engineering (2013-December) Questio...
6th Semester Electronic and Communication Engineering (2013-December) Questio...6th Semester Electronic and Communication Engineering (2013-December) Questio...
6th Semester Electronic and Communication Engineering (2013-December) Questio...
 
Mescom jeece
Mescom jeeceMescom jeece
Mescom jeece
 
Boolean Logic
Boolean LogicBoolean Logic
Boolean Logic
 
Boolean Logic
Boolean LogicBoolean Logic
Boolean Logic
 
Boolean Logic
Boolean LogicBoolean Logic
Boolean Logic
 
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers   80 Marks Sample Question PaperMicrocontrollers   80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paper
 

More from SIVALAKSHMIPANNEERSE

MEDICAL ELECTRONICS_EC8073_Unit 1session 8
MEDICAL ELECTRONICS_EC8073_Unit 1session 8MEDICAL ELECTRONICS_EC8073_Unit 1session 8
MEDICAL ELECTRONICS_EC8073_Unit 1session 8
SIVALAKSHMIPANNEERSE
 

More from SIVALAKSHMIPANNEERSE (20)

MEDICAL ELECTRONICS_EC8073_Unit 1 session 2
MEDICAL ELECTRONICS_EC8073_Unit 1 session 2MEDICAL ELECTRONICS_EC8073_Unit 1 session 2
MEDICAL ELECTRONICS_EC8073_Unit 1 session 2
 
MEDICAL ELECTRONICS_EC8073_Unit 1 session 9
MEDICAL ELECTRONICS_EC8073_Unit 1 session 9MEDICAL ELECTRONICS_EC8073_Unit 1 session 9
MEDICAL ELECTRONICS_EC8073_Unit 1 session 9
 
MEDICAL ELECTRONICS_EC8073_Unit 1 session 1
MEDICAL ELECTRONICS_EC8073_Unit 1  session 1MEDICAL ELECTRONICS_EC8073_Unit 1  session 1
MEDICAL ELECTRONICS_EC8073_Unit 1 session 1
 
MEDICAL ELECTRONICS_EC8073_Unit 1session 5
MEDICAL ELECTRONICS_EC8073_Unit 1session 5MEDICAL ELECTRONICS_EC8073_Unit 1session 5
MEDICAL ELECTRONICS_EC8073_Unit 1session 5
 
MEDICAL ELECTRONICS_EC8073_Unit 1 session 4
MEDICAL ELECTRONICS_EC8073_Unit 1 session 4MEDICAL ELECTRONICS_EC8073_Unit 1 session 4
MEDICAL ELECTRONICS_EC8073_Unit 1 session 4
 
MEDICAL ELECTRONICS_EC8073_Unit 1 session 3
MEDICAL ELECTRONICS_EC8073_Unit 1 session 3MEDICAL ELECTRONICS_EC8073_Unit 1 session 3
MEDICAL ELECTRONICS_EC8073_Unit 1 session 3
 
MEDICAL ELECTRONICS_EC8073_Unit 1session 8
MEDICAL ELECTRONICS_EC8073_Unit 1session 8MEDICAL ELECTRONICS_EC8073_Unit 1session 8
MEDICAL ELECTRONICS_EC8073_Unit 1session 8
 
MEDICAL ELECTRONICS_EC8073_Unit 1 session 6
MEDICAL ELECTRONICS_EC8073_Unit 1 session 6MEDICAL ELECTRONICS_EC8073_Unit 1 session 6
MEDICAL ELECTRONICS_EC8073_Unit 1 session 6
 
MEDICAL ELECTRONICS_EC8073_Unit 1 session 7
MEDICAL ELECTRONICS_EC8073_Unit 1 session 7MEDICAL ELECTRONICS_EC8073_Unit 1 session 7
MEDICAL ELECTRONICS_EC8073_Unit 1 session 7
 
Session 4
Session 4Session 4
Session 4
 
Session 3
Session 3Session 3
Session 3
 
Session 2
Session 2Session 2
Session 2
 
Session 1
Session 1Session 1
Session 1
 
Bjt session 7
Bjt session 7Bjt session 7
Bjt session 7
 
Bjt session 6
Bjt session 6Bjt session 6
Bjt session 6
 
Bjt session 5
Bjt session 5Bjt session 5
Bjt session 5
 
Bjt session 4
Bjt session 4Bjt session 4
Bjt session 4
 
Bjt session 3
Bjt session 3Bjt session 3
Bjt session 3
 
Introduction to bjt npn &pnp
Introduction to bjt npn &pnpIntroduction to bjt npn &pnp
Introduction to bjt npn &pnp
 
Introduction to bjt npn &pnp
Introduction to bjt npn &pnpIntroduction to bjt npn &pnp
Introduction to bjt npn &pnp
 

Recently uploaded

Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoorTop Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
dharasingh5698
 
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort ServiceCall Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
9953056974 Low Rate Call Girls In Saket, Delhi NCR
 
AKTU Computer Networks notes --- Unit 3.pdf
AKTU Computer Networks notes ---  Unit 3.pdfAKTU Computer Networks notes ---  Unit 3.pdf
AKTU Computer Networks notes --- Unit 3.pdf
ankushspencer015
 

Recently uploaded (20)

Unit 2- Effective stress & Permeability.pdf
Unit 2- Effective stress & Permeability.pdfUnit 2- Effective stress & Permeability.pdf
Unit 2- Effective stress & Permeability.pdf
 
Block diagram reduction techniques in control systems.ppt
Block diagram reduction techniques in control systems.pptBlock diagram reduction techniques in control systems.ppt
Block diagram reduction techniques in control systems.ppt
 
Double rodded leveling 1 pdf activity 01
Double rodded leveling 1 pdf activity 01Double rodded leveling 1 pdf activity 01
Double rodded leveling 1 pdf activity 01
 
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoorTop Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
Top Rated Call Girls In chittoor 📱 {7001035870} VIP Escorts chittoor
 
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
 
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort ServiceCall Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
Call Girls in Netaji Nagar, Delhi 💯 Call Us 🔝9953056974 🔝 Escort Service
 
UNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its PerformanceUNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its Performance
 
AKTU Computer Networks notes --- Unit 3.pdf
AKTU Computer Networks notes ---  Unit 3.pdfAKTU Computer Networks notes ---  Unit 3.pdf
AKTU Computer Networks notes --- Unit 3.pdf
 
Thermal Engineering Unit - I & II . ppt
Thermal Engineering  Unit - I & II . pptThermal Engineering  Unit - I & II . ppt
Thermal Engineering Unit - I & II . ppt
 
University management System project report..pdf
University management System project report..pdfUniversity management System project report..pdf
University management System project report..pdf
 
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdfONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
 
Unleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapUnleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leap
 
Booking open Available Pune Call Girls Koregaon Park 6297143586 Call Hot Ind...
Booking open Available Pune Call Girls Koregaon Park  6297143586 Call Hot Ind...Booking open Available Pune Call Girls Koregaon Park  6297143586 Call Hot Ind...
Booking open Available Pune Call Girls Koregaon Park 6297143586 Call Hot Ind...
 
Water Industry Process Automation & Control Monthly - April 2024
Water Industry Process Automation & Control Monthly - April 2024Water Industry Process Automation & Control Monthly - April 2024
Water Industry Process Automation & Control Monthly - April 2024
 
Call Girls Walvekar Nagar Call Me 7737669865 Budget Friendly No Advance Booking
Call Girls Walvekar Nagar Call Me 7737669865 Budget Friendly No Advance BookingCall Girls Walvekar Nagar Call Me 7737669865 Budget Friendly No Advance Booking
Call Girls Walvekar Nagar Call Me 7737669865 Budget Friendly No Advance Booking
 
Top Rated Pune Call Girls Budhwar Peth ⟟ 6297143586 ⟟ Call Me For Genuine Se...
Top Rated  Pune Call Girls Budhwar Peth ⟟ 6297143586 ⟟ Call Me For Genuine Se...Top Rated  Pune Call Girls Budhwar Peth ⟟ 6297143586 ⟟ Call Me For Genuine Se...
Top Rated Pune Call Girls Budhwar Peth ⟟ 6297143586 ⟟ Call Me For Genuine Se...
 
Booking open Available Pune Call Girls Pargaon 6297143586 Call Hot Indian Gi...
Booking open Available Pune Call Girls Pargaon  6297143586 Call Hot Indian Gi...Booking open Available Pune Call Girls Pargaon  6297143586 Call Hot Indian Gi...
Booking open Available Pune Call Girls Pargaon 6297143586 Call Hot Indian Gi...
 
Design For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startDesign For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the start
 
(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7
(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7
(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7
 
NFPA 5000 2024 standard .
NFPA 5000 2024 standard                                  .NFPA 5000 2024 standard                                  .
NFPA 5000 2024 standard .
 

Digital electronics revision unit 5 mcq

  • 1. Digital Electronics Revision class (unit-5) MCQ Prepared On 17/11/2020 Ms. P.Sivalakshmi AP/ECE/RMKCET
  • 2. Part A Sample MCQ 1.The number of subfamilies TTL has is (a) 4 (b) 8 (c) 6 (d) 10 2. The logic family with highest packing density is (a) TTL (b) IIL (c) CMOS (d) MOS 3. The logic family which is simplest to fabricate is (a) TTL (b) IIL (c) MOS (d) CMOS
  • 3. Part A Sample MCQ 4.The TTL series most suitable at high frequencies is (a) standard TTL (b) Schottky TTL (c) FTTL (d) low power TTL 5. The fastest saturated logic family is (a) TTL (b) ECL (c) IIL (d) MOS 6. The fastest logic family is (a) TTL (b) ECL (c) IIL (d) MOS 7. The logic family which gives complementary output is (a) TTL (b) ECL (c) IIL (d) MOS
  • 4. Part A Sample MCQ 8.The logic family ideally suited for LSI/VLSI/ULSI applications is (a) TTL (b) ECL (c) MOS (d) CMOS 9.The newest of the logic families is the (a) TTL (b) ECL (c) IIL (d) CMOS 10. The noise margin of a TTL gate is about (a) 0.2v (b) 0.4v (c) 0.6v (d) 0.8v
  • 5. Sample MCQ/ Part B 1. The TTL circuit shown in the figure is fed with the waveform X (also shown). All gates have equal propagation delay of 10ns. The output of the circuit is
  • 6. 2. Identify the following logic circuit
  • 7. 3.A CMOS implementation of a logic circuit is shown below. The Boolean logic function realized by the circuit is
  • 8. 4.The diode shown in the circuits are ideal.The logic function realized by the Following circuit is (a)X+Y (b) X.Y (c) (X+Y)’ (d) (X.Y)’
  • 9. 5. Match List-I Logic Gates) with List-II (Characteristics) and select the correct answer using the codes given below the lists: List-I List-II A. HTL 1. High fan-out B. CMOS 2. Highest speed of operation C. 12L 3. High noise Immunity D. ECL 4. Lowest product power and delay
  • 10. 6. The diode shown in the circuits are ideal. The logic function realized by the Following circuit is (a)XY (b)X’Y (c) (X+Y)’ (d) X.Y’