SlideShare a Scribd company logo
1 of 10
Download to read offline
IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)
Volume 5, Issue 1, Ver. I (Jan - Feb. 2015), PP 01-10
e-ISSN: 2319 – 4200, p-ISSN No. : 2319 – 4197
www.iosrjournals.org
DOI: 10.9790/4200-05110110 www.iosrjournals.org 1 | Page
250nm Technology Based Low Power SRAM Memory
1
N. Arumugam, 2
Dr. A. Sivasubramanian Principal
1
Department of VLSI Design Tagore Institute of Engineering & Technology Attur- 636112, Tamil Nadu, India
2
PrincipalTagore Institute of Engineering & TechnologyAttur- 636112, Tamil Nadu, India
Abstract: High integration density, low power and fastperformance are all critical parameters in designing of
memory blocks. Static Random Access Memories (SRAMs)’s focusing on optimizing dynamic power concept of
virtual source transistors is used for removing direct connection between VDD and GND.
Also stacking effect can be reduced by switching off the stacktransistors when the memory is ideal and the
leakage current using SVL techniques This paper discusses the evolution of 9t SRAM circuits in terms of low
power consumption, The whole circuit verification is done on the Tanner tool, Schematic of the
SRAM cell is designed on the S-Edit and net list simulation done by using T-spice and waveforms are analyzed
through the W-edit.
Keywords: Leakage Current; Low Power; SRAM; Stack tech; SVL; VLSI; USVL; LSVL; VTCMOS;
MTCMOS.
I. Introduction
A SRAM cell involves of a latch, therefore the cell data is kept as long as power is turned on and
refresh operation is not compulsory for the SRAM cell. SRAM is mainly used for the cache memory in
microprocessors, mainframe computers,engineering workstations and memory in hand held devices due to high
speed and low power consumption. For nearly 40years CMOS devices have been scaled down in order to
achieve higher speed, performance andlower powerconsumption. Technology scaling results in a significant
increase in leakage current of CMOS devices. Static Random Access Memory (SRAM) continues to be one of
the most fundamental and vitally important memory technologiesToday. Each bit in an SRAM is stored on four
transistors that form two cross-coupled inverters. High-performance on chip caches is a crucial component in
the memory hierarchy of modern computing systems. In this technique each NMOS and PMOS transistor in the
logic gates is split into two transistorsare called Stack Technique, The proposed SRAM memory cell consumes
lower power during read and writes operationsCompared to 6T conventional circuit. Also, a new 9T SRAM
combining the advantages of these circuits is proposed in the paper. Also nine transistors (9T) SRAM cell
configuration is proposed in this paper leakage is the only source of energy consumption in an idle circuit, a 9T
SRAM which provides Low leakage power is designed in this paper. A new leakage current reduction circuit
called “improved Self-controllable Voltage Level (SVL)” circuit is developed and included to reduce the leakage
power of 9T SRAM. Leakage is the only source of energy consumption in an idle circuit.
A new nine-transistor (9T) SRAM cell with reduced leakage power consumption and enhanced data
stability is proposed in this paper. The leakage power consumption of the new SRAM cell is reduced by 99.99%
as compared to the conventional nine-transistor (9T) SRAM cells. The 9T SRAM cell provides two separate
data access mechanisms for the read and write operations. During a read operation, the data storage nodes are
completely isolated from the bit lines.
II. Literature Review Of Different Sram Cell
In this section the different types of SRAM circuits are discussed.
A. 6T SRAM Cell
Fig.1 Schematic of 6T SRAM Cell
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 2 | Page
The schematic diagram of 6T SRAM cell is shown in Fig.1 During read, the WL voltage VWL is
raised, and the memory cell discharges either BL (bit line true) or BLB (bit line complement), depending on the
stored data on nodes Q and BQ. A sense amplifier converts the differential signal to a logic-level output. Then,
at the end of the read cycle, the BLs returns to the positive supply rail. During write, VWL is raised and the BLs
are forced to either VDD (depending on the data), overpowering the contents of the memory cell. During hold,
VWL is held low and the BLs are left floating or driven toVDD. Each bit in an SRAM is stored on four
transistors thatform two cross-coupled. This storage cell has two stable states, which are used to denote 0 and 1.
Two additional access transistors serve to control the access to a storage cell during read and write operations. A
typical SRAM uses six MOSFETs to store each memorybit and the explanation here is based on the same.
Access to the cell is enabled by the word line which controls the two access transistor M5 and M6 which, in
turn, control whether the cell should be connected to the bit lines: BL and BLB. They are used to transfer data
for both read and write operations. Although it is not strictly necessary to have two bit lines, both the signal and
its inverse are typically provided to improve noise margins. During read accesses, the bit lines are actively
driven high and low by the inverters in the SRAM cell. This improves SRAM bandwidth compared to DRAMs.
Fig.2 Schematic of Modified 6T SRAM Cell
B. 6TSRAM Cell Using Stacking Technique
Resulting in leakage power reduction. Thus, the introduction of leakage control transistors increases
the resistance of the path from supply voltage to ground. In the Modified SRAM cell, is shown in Fig.2 the
transistors M8, M4, M10 and M6 form cross coupledinverters. The basic idea behind our approach for reduction
of leakage power is the effective stacking of transistors in the path from supply voltage to ground. A state with
more than one transistor OFF in a path from supply voltage to ground is far less leaky than a state with only one
transistor OFF in any supply to ground path.” In our method, we introduce two leakage control transistors in
each inverter pair such that one of the leakage control transistor is near its cutoff region of operation. Two
leakage control transistors (PMOS) and (NMOS) are introduced between the nodes and of the pull-up and pull-
down logic of the inverter. The drain nodes of the transistors and are connected together to form the output node
of the Inverter. The source nodes of the transistors are connected to nodes of pull-up and pull- down logic,
respectively. The switching of transistors is controlled by the voltage potential at nodes respectively. This
wiring configuration ensures that one of the leakage control transistor is always near its cutoff region,
irrespective of the input. Hence the resistance of will be lesser than it’s OFF resistance, allowing conduction.
Even though the resistance of is not as high as it’s OFF state resistance, it increases the resistance of to ground
path, controlling the flow of leakage currents,
C. 9T SRAM Cell
Schematic of 9T SRAM cell is shown in the Fig. 3. This circuit shows reduced leakage power and
enhanced data stability. The 9T SRAM cell completely isolates the data from the bit lines during a read
operation. The idle 9T SRAM cells are placed into a super cutoff sleep mode, thereby reducing the leakage
power consumption as compared to the standard 6T SRAM cells.
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 3 | Page
Fig.3 9T SRAM Cell
The upper sub-circuit of the new memory cell is essentially a 9T SRAM cell with minimum sized devices
(composed of N1, N2, N3, N4, N5, N6, N7, P1, and P2 with W=Wmin and L=Lmin). The two write access
transistors (N3 and N4) are controlled by a write signal (WR).The data is stored within this upper memory sub-
circuit. The lower sub-circuit of the new cell is composed of the bit-line access transistors (N5 and N6) and the
read access transistor (N7). The operations of N5 and N6 are controlled by the data stored in the cell. N7 is
controlled by a separate read signal (RD).
1) 9T SRAM CELL Operation Table:
Table I. 9t sram cell operation
2) Write operation of 9T SRAM cell: During a write operation, WR signal transitions high while
RD is maintained low, as shown in Fig. below N7 is cutoff. The two write access transistors N3 and N4
are turned on. In order to write a ―0‖ to Node1, BL and BLB are discharged and charged, respectively. A ―0‖ is
forced into the SRAM cell through N3. Alternatively, for writing a ―0‖to Node2, BL and BLB are charged and
discharged, respectively. A―0‖is forced onto Node2 through N4.
3) Read operation of 9T SRAM cell: During a read operation, RD signal transitions high while WR is
maintained low, as illustrated in Fig. below. The read access transistor N7 is activated. Provided that Node1
stores ―1‖, BL is discharged through N5 and N7. Alternatively, provided that Node2 stores―1‖, the
complementary bit line
(BLB) is discharged through N6 and N7.
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 4 | Page
Fig 4. Simulation of 9T SRAM cell
D. 9TSRAM Cell Using Stacking Technique Power consumption has become a critical design concern for many
VLSI systems. Leakage current flowing through the NMOS transistor stack reduces due to the increase in the
source to substrate voltage in the top NMOS transistor and also due to an increase in the drain to source voltage
in the bottom NMOS transistor
Fig.5 Schematic of Modified 9T SRAM Cell
This reduces the power dissipation in logic circuits. In this technique each NMOS and PMOS transistor in the
logic gates are split into two transistors. A state with more than one transistor is off condition from a path from
supply voltage to ground path consist of less leakage equated to the only one transistor off condition from a path
from supply voltage to ground path.
E. Self-Controllable Voltage Level: There are two well-known techniques that reduce leakage power (Pst).
One is to use a multi-threshold-voltage CMOS (MTCMOS). It effectively reduces Pst by disconnecting the
power supply through the use of high Vt MOSFET switches. However, there are serious drawbacks with the use
of this technique, such as the fact that both memories and flip-flops based on this technique cannot retain data.
The other technique involves using a variable threshold-voltage CMOS (VTCMOS) that reduces PST by
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 5 | Page
increasing the substrate- biases. This technique also faces some serious problems, such as a large area penalty
and a large power penalty due to the substrate-bias supply circuits requires low leakage power.
F. Improved self-controllable voltage level circuits:
Fig 6. Upper SVL circuit
G. 9T SRAM Cell With Normal SVL Circuits
In the above figure shows Upper SVL circuit. The impedance of a MOS transistor increases with the width of
the transistor.pmos1 in the above circuit having width means it offers very high resistance in that path between
VDD and VSS. So that leakage in this SVL mode is very less. And also nmos1 and nmos2 forms a working in
normal mode of the cell.nmos2 acts as a resister to reduce current in active mode by connecting above way the
leakage is further reduced.
Fig.7 Lower SVL circuit
The above circuit represents lower SVL circuit. nmos3 work in the SVL mode and pmos2 and pmos3 work in
the normal mode of the cell.pmos2 acts as a resister to reduce leakage. These two techniques reduce leakage
current compared to the previous SVL.
Table II. 9T SRAM CELL SVL OPERATION
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 6 | Page
G. 9T SRAM Cell With Normal SVL Circuits
Fig8. 9T SRAM Cell With Normal SVL circuits.
The above circuits work with normal SVL circuits. The circuit consists of normal 9T SRAM cell and upper SVL
circuit and lower SVL circuits and operation of the circuit explained with the table below.
Table III. 9t Sram Cell Operation With Svl
The role of SVL circuits is to reduce leakage currents in standby mode or hold mode because so much
leakage power in standby mode can destroy the cell. So we need to reduce that leakage. The proposed improved
SVL circuits can reduce leakage more. By observing the table for inputs logic 1 and 0 to the SVL circuits we can
say that the cell operates in hold mode. In this mode nmos8 on in upper SVL circuit and pmos4 on in lower SVL
circuits to reduce the leakage.
H. 9T SRAM Cell With Improved SVL Circuits
The circuit in fig.9 reduces the leakage power in standby mode to protect the cell. The operation of the
cell explained with the help of table above.nmos9 and pmos3 and also to reduce leakage further pmos4 and
nmos10 is placed. In other modes the cell operates as normal operations read, write. In write mode SVL
provides expansion of the noise margin.
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 7 | Page
Fig9. 9T SRAM cell with Improved SVL circuits
I. 9TSRAM Cell With Normal SVL Circuits Using Stacking Technique
Fig10 .9TSRAM Cell With Normal SVL Circuits Using Stacking Technique
The above circuits work with normal SVL circuits. The circuit consists of normal 9T SRAM cell Using
Stacking Technique and upper SVL circuit and lower SVL circuits and operation of the circuit explained with
the table below.
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 8 | Page
J. 9TSRAM Cell with Improved SVL Circuits Using Stacking Technique
Fig11 .9TSRAM Cell with Improved SVL Circuits Using Stacking Technique
The above circuits work with Improved SVL circuits. The circuit consists of normal 9T SRAM cell
Using Stacking Technique and upper SVL circuit and lower SVL circuits and operation of the circuit explained
with the table below.
Fig 12. Simulation of 9T SRAM cell with Improved SVL circuits
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 9 | Page
III.Simulation Results
A. power consumption:
Table IV. Power Consumption
III. Conclusion And Futurework
Improved SVL circuit will play a major role in future. The effect of the improved SVL circuit on the
leakage current through the load circuit (i.e., reduction in current) was examined. The improved SVL circuit and
the load circuit were designed using CMOS technology. Sub-threshold memory design has received a lot of
attention in the past years, but most of them use large number of transistor to achieve sub threshold region
operation. The new technique inherently process variation tolerant, this makes the new approach attractive for
Nano computing in which process variations is a major design constraint. In this circuit we have several
advantages in different modes that is in operating mode high Vds to load circuits for high speed operation, in
stand-by mode high Vt through ―On MOS switches‖ to load circuits for minimum stand-by leakage power, data
retention, high noise immunity, small stand-by power dissipation, negligible speed degradation, negligible area
overhead, high noise immunity, data retentions at stand-by mode. In this circuit the standby leakage power is
reduced by which total average power also reduced.
Acknowledgment
I Am Very Thankfully To Tagore Institute Of engineering & Technology For Providing A Good
Lab Facility. We Simulate The Result On Tanner Tools V 15.1.
References
[1]. ShyamAkashe, Meenakshi Mishra, and Sanjay Sharma, Self controllable voltage level circuit for low power, high speed 7TSRAM
cell at 45nm
[2]. Design Of Efficient Low Power 9t Sram Cell , K.Gavaskar1 S.Priya2 1P.G Scholar/VLSI Design, 2Assistant professor ECE,Bannari
Amman Institute of Technology Sathyamangalam, India. Vol. 2 Issue 1, January- 2013-(IJERT)
TECHNIQUE
POWER CONSUMPTION
(e-003 watts)
6T SRAM 6.317031
6T SRAM With Stack 4.618457
9T SRAM 4.153286
9T SRAM With Stack 2.402564
9T SRAM Normal SVL 1.533267
9T SRAM Improved SVL 1.206302
9T SRAM Normal SVL
With Stack 1.114284
9T SRAM Improved SVL
With Stack 1.081955
250nm Technology Based Low Power SRAM Memory
DOI: 10.9790/4200-05110110 www.iosrjournals.org 10 | Page
[3]. Performance Evaluation of Different SRAM Schemes in 16nm Predictive Technology, Swati Vijayvergia Vol. 4 Issue 10, January-
2013-(IJERT)
[4]. A.J. Bhavnagarwala, X. Tang, and J. Meindl,The simpact of Intrinsic Device Fluctuations on CMOS SRAM Cell Stability," IEEE
Journal of Solid State Circuits, vol. 36, No. 4, pp. 658-665,April 2001.
[5]. Leakage Reduction and Stability Improvement Techniques of 10t SRAM Cell: A Survey A.VeeraLakshmi, S.Priya, (IJITEE) ISSN:
2278-3075, Volume-3, Issue-7, December 2013.
[6]. Design a 5T SRAM by using self controllable voltage level leakage reduction technique with CMOS Technology Laxmi Singh1,
Ajay Somkuwar2 1Department of Electronics & Communication, Corporate college
[7]. of Technology, Bhopal, INDIA. 2Department of Electronics & Communication Bhopal, MP, INDIA .

More Related Content

What's hot

Project Report Of SRAM Design
Project Report Of SRAM DesignProject Report Of SRAM Design
Project Report Of SRAM DesignAalay Kapadia
 
SRAM- Ultra low voltage operation
SRAM- Ultra low voltage operationSRAM- Ultra low voltage operation
SRAM- Ultra low voltage operationTeam-VLSI-ITMU
 
SRAM read and write and sense amplifier
SRAM read and write and sense amplifierSRAM read and write and sense amplifier
SRAM read and write and sense amplifierSoumyajit Langal
 
301378156 design-of-sram-in-verilog
301378156 design-of-sram-in-verilog301378156 design-of-sram-in-verilog
301378156 design-of-sram-in-verilogSrinivas Naidu
 
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...Grace Abraham
 
Design of a low power asynchronous SRAM in 45nM CMOS
Design of a low power asynchronous SRAM in 45nM CMOSDesign of a low power asynchronous SRAM in 45nM CMOS
Design of a low power asynchronous SRAM in 45nM CMOSNirav Desai
 
Sram memory design
Sram memory designSram memory design
Sram memory designNIT Goa
 
Single Ended Schmitt Trigger Based Robust Low Power SRAM Cell
Single Ended Schmitt Trigger Based Robust Low Power SRAM CellSingle Ended Schmitt Trigger Based Robust Low Power SRAM Cell
Single Ended Schmitt Trigger Based Robust Low Power SRAM CellVishwanath Hiremath
 
The International Journal of Engineering and Science (The IJES)
The International Journal of Engineering and Science (The IJES)The International Journal of Engineering and Science (The IJES)
The International Journal of Engineering and Science (The IJES)theijes
 
Track e low voltage sram - adam teman bgu
Track e   low voltage sram - adam teman bguTrack e   low voltage sram - adam teman bgu
Track e low voltage sram - adam teman bguchiportal
 
Evaluation of Branch Predictors
Evaluation of Branch PredictorsEvaluation of Branch Predictors
Evaluation of Branch PredictorsBharat Biyani
 

What's hot (18)

Project Report Of SRAM Design
Project Report Of SRAM DesignProject Report Of SRAM Design
Project Report Of SRAM Design
 
Low power sram
Low power sramLow power sram
Low power sram
 
Sram pdf
Sram pdfSram pdf
Sram pdf
 
SRAM- Ultra low voltage operation
SRAM- Ultra low voltage operationSRAM- Ultra low voltage operation
SRAM- Ultra low voltage operation
 
SRAM read and write and sense amplifier
SRAM read and write and sense amplifierSRAM read and write and sense amplifier
SRAM read and write and sense amplifier
 
301378156 design-of-sram-in-verilog
301378156 design-of-sram-in-verilog301378156 design-of-sram-in-verilog
301378156 design-of-sram-in-verilog
 
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...
 
Sram technology
Sram technologySram technology
Sram technology
 
Design of a low power asynchronous SRAM in 45nM CMOS
Design of a low power asynchronous SRAM in 45nM CMOSDesign of a low power asynchronous SRAM in 45nM CMOS
Design of a low power asynchronous SRAM in 45nM CMOS
 
Sram memory design
Sram memory designSram memory design
Sram memory design
 
SRAM
SRAMSRAM
SRAM
 
Lecture14
Lecture14Lecture14
Lecture14
 
SRAM
SRAMSRAM
SRAM
 
Single Ended Schmitt Trigger Based Robust Low Power SRAM Cell
Single Ended Schmitt Trigger Based Robust Low Power SRAM CellSingle Ended Schmitt Trigger Based Robust Low Power SRAM Cell
Single Ended Schmitt Trigger Based Robust Low Power SRAM Cell
 
The International Journal of Engineering and Science (The IJES)
The International Journal of Engineering and Science (The IJES)The International Journal of Engineering and Science (The IJES)
The International Journal of Engineering and Science (The IJES)
 
DRAM
DRAMDRAM
DRAM
 
Track e low voltage sram - adam teman bgu
Track e   low voltage sram - adam teman bguTrack e   low voltage sram - adam teman bgu
Track e low voltage sram - adam teman bgu
 
Evaluation of Branch Predictors
Evaluation of Branch PredictorsEvaluation of Branch Predictors
Evaluation of Branch Predictors
 

Viewers also liked

Deep submicron-backdoors-ortega-syscan-2014-slides
Deep submicron-backdoors-ortega-syscan-2014-slidesDeep submicron-backdoors-ortega-syscan-2014-slides
Deep submicron-backdoors-ortega-syscan-2014-slidesortegaalfredo
 
Marketing management presentation - final
Marketing management   presentation - finalMarketing management   presentation - final
Marketing management presentation - finalYe' Wint Ko
 
Umi conference presentation on Open Schooling Programme
Umi conference presentation on Open Schooling ProgrammeUmi conference presentation on Open Schooling Programme
Umi conference presentation on Open Schooling ProgrammeKomakech Robert Agwot
 
Trend micro v2
Trend micro v2Trend micro v2
Trend micro v2JD Sherry
 
Introduction - Trend Micro Deep Security
Introduction - Trend Micro Deep SecurityIntroduction - Trend Micro Deep Security
Introduction - Trend Micro Deep SecurityAndrew Wong
 
چارچوب توسعه امن نرم افزار
چارچوب توسعه امن نرم افزارچارچوب توسعه امن نرم افزار
چارچوب توسعه امن نرم افزارReza Sahebozamani
 
نظام بوكليت الثانوية العامة
نظام بوكليت الثانوية العامةنظام بوكليت الثانوية العامة
نظام بوكليت الثانوية العامةNour Elbader
 

Viewers also liked (14)

Deep submicron-backdoors-ortega-syscan-2014-slides
Deep submicron-backdoors-ortega-syscan-2014-slidesDeep submicron-backdoors-ortega-syscan-2014-slides
Deep submicron-backdoors-ortega-syscan-2014-slides
 
Marketing management presentation - final
Marketing management   presentation - finalMarketing management   presentation - final
Marketing management presentation - final
 
Confie Jesus
Confie JesusConfie Jesus
Confie Jesus
 
Merengue
MerengueMerengue
Merengue
 
SIEMENS Certifiacte
SIEMENS CertifiacteSIEMENS Certifiacte
SIEMENS Certifiacte
 
Agua
AguaAgua
Agua
 
BARRIO LOS OLIVOS
BARRIO LOS OLIVOS BARRIO LOS OLIVOS
BARRIO LOS OLIVOS
 
Umi conference presentation on Open Schooling Programme
Umi conference presentation on Open Schooling ProgrammeUmi conference presentation on Open Schooling Programme
Umi conference presentation on Open Schooling Programme
 
Trend micro v2
Trend micro v2Trend micro v2
Trend micro v2
 
Introduction - Trend Micro Deep Security
Introduction - Trend Micro Deep SecurityIntroduction - Trend Micro Deep Security
Introduction - Trend Micro Deep Security
 
چارچوب توسعه امن نرم افزار
چارچوب توسعه امن نرم افزارچارچوب توسعه امن نرم افزار
چارچوب توسعه امن نرم افزار
 
El modelo osi
El modelo osiEl modelo osi
El modelo osi
 
Student g
Student gStudent g
Student g
 
نظام بوكليت الثانوية العامة
نظام بوكليت الثانوية العامةنظام بوكليت الثانوية العامة
نظام بوكليت الثانوية العامة
 

Similar to 250nm Technology Based Low Power SRAM Memory

Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...IDES Editor
 
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...iosrjce
 
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram CellA Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram CellIJERA Editor
 
Design & Implementation of Subthreshold Memory Cell design based on the prima...
Design & Implementation of Subthreshold Memory Cell design based on the prima...Design & Implementation of Subthreshold Memory Cell design based on the prima...
Design & Implementation of Subthreshold Memory Cell design based on the prima...IOSRJVSP
 
Power analysis of 4 t sram by stacking technique using tanner tool
Power analysis of 4 t sram by stacking technique using tanner toolPower analysis of 4 t sram by stacking technique using tanner tool
Power analysis of 4 t sram by stacking technique using tanner tooleSAT Publishing House
 
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...IJECEIAES
 
SINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBY
SINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBYSINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBY
SINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBYVLSICS Design
 
Calculo de la potencia consumida en una celda SRAM
Calculo de la potencia consumida en una celda SRAMCalculo de la potencia consumida en una celda SRAM
Calculo de la potencia consumida en una celda SRAMJose Angel Mitma Mollisaca
 
“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...
“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...
“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...iosrjce
 
Advantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMAdvantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMIJSRED
 
Advantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMAdvantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMIJSRED
 
10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project Report10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project ReportJie Song
 
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...IJERD Editor
 
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic LogicIRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic LogicIRJET Journal
 
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...VLSICS Design
 
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee...
 Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee... Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee...
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee...VLSICS Design
 

Similar to 250nm Technology Based Low Power SRAM Memory (20)

Iw2616951698
Iw2616951698Iw2616951698
Iw2616951698
 
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
Analysis and Simulation of Sub-threshold Leakage Current in P3 SRAM Cell at D...
 
Kc2517811784
Kc2517811784Kc2517811784
Kc2517811784
 
Kc2517811784
Kc2517811784Kc2517811784
Kc2517811784
 
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
A Novel Low Power Energy Efficient SRAM Cell With Reduced Power Consumption u...
 
Fj3110731078
Fj3110731078Fj3110731078
Fj3110731078
 
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram CellA Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
A Comparitive Analysis of Improved 6t Sram Cell With Different Sram Cell
 
Design & Implementation of Subthreshold Memory Cell design based on the prima...
Design & Implementation of Subthreshold Memory Cell design based on the prima...Design & Implementation of Subthreshold Memory Cell design based on the prima...
Design & Implementation of Subthreshold Memory Cell design based on the prima...
 
Power analysis of 4 t sram by stacking technique using tanner tool
Power analysis of 4 t sram by stacking technique using tanner toolPower analysis of 4 t sram by stacking technique using tanner tool
Power analysis of 4 t sram by stacking technique using tanner tool
 
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
Energy optimization of 6T SRAM cell using low-voltage and high-performance in...
 
SINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBY
SINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBYSINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBY
SINGLE-PORT FIVE-TRANSISTOR SRAM CELL WITH REDUCED LEAKAGE CURRENT IN STANDBY
 
Calculo de la potencia consumida en una celda SRAM
Calculo de la potencia consumida en una celda SRAMCalculo de la potencia consumida en una celda SRAM
Calculo de la potencia consumida en una celda SRAM
 
“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...
“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...
“Power and Temperature Analysis of 12T CMOS SRAM Designed With Short Channel ...
 
Advantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMAdvantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAM
 
Advantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAMAdvantages of 64 Bit 5T SRAM
Advantages of 64 Bit 5T SRAM
 
10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project Report10T Dual-voltage Low Power SRAM Project Report
10T Dual-voltage Low Power SRAM Project Report
 
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
IJERD (www.ijerd.com) International Journal of Engineering Research and Devel...
 
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic LogicIRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
IRJET- Deisgn of Low Power 16x16 Sram with Adiabatic Logic
 
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Speed...
 
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee...
 Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee... Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee...
Using CMOS Sub-Micron Technology VLSI Implementation of Low Power, High Spee...
 

More from iosrjce

An Examination of Effectuation Dimension as Financing Practice of Small and M...
An Examination of Effectuation Dimension as Financing Practice of Small and M...An Examination of Effectuation Dimension as Financing Practice of Small and M...
An Examination of Effectuation Dimension as Financing Practice of Small and M...iosrjce
 
Does Goods and Services Tax (GST) Leads to Indian Economic Development?
Does Goods and Services Tax (GST) Leads to Indian Economic Development?Does Goods and Services Tax (GST) Leads to Indian Economic Development?
Does Goods and Services Tax (GST) Leads to Indian Economic Development?iosrjce
 
Childhood Factors that influence success in later life
Childhood Factors that influence success in later lifeChildhood Factors that influence success in later life
Childhood Factors that influence success in later lifeiosrjce
 
Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...
Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...
Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...iosrjce
 
Customer’s Acceptance of Internet Banking in Dubai
Customer’s Acceptance of Internet Banking in DubaiCustomer’s Acceptance of Internet Banking in Dubai
Customer’s Acceptance of Internet Banking in Dubaiiosrjce
 
A Study of Employee Satisfaction relating to Job Security & Working Hours amo...
A Study of Employee Satisfaction relating to Job Security & Working Hours amo...A Study of Employee Satisfaction relating to Job Security & Working Hours amo...
A Study of Employee Satisfaction relating to Job Security & Working Hours amo...iosrjce
 
Consumer Perspectives on Brand Preference: A Choice Based Model Approach
Consumer Perspectives on Brand Preference: A Choice Based Model ApproachConsumer Perspectives on Brand Preference: A Choice Based Model Approach
Consumer Perspectives on Brand Preference: A Choice Based Model Approachiosrjce
 
Student`S Approach towards Social Network Sites
Student`S Approach towards Social Network SitesStudent`S Approach towards Social Network Sites
Student`S Approach towards Social Network Sitesiosrjce
 
Broadcast Management in Nigeria: The systems approach as an imperative
Broadcast Management in Nigeria: The systems approach as an imperativeBroadcast Management in Nigeria: The systems approach as an imperative
Broadcast Management in Nigeria: The systems approach as an imperativeiosrjce
 
A Study on Retailer’s Perception on Soya Products with Special Reference to T...
A Study on Retailer’s Perception on Soya Products with Special Reference to T...A Study on Retailer’s Perception on Soya Products with Special Reference to T...
A Study on Retailer’s Perception on Soya Products with Special Reference to T...iosrjce
 
A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...
A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...
A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...iosrjce
 
Consumers’ Behaviour on Sony Xperia: A Case Study on Bangladesh
Consumers’ Behaviour on Sony Xperia: A Case Study on BangladeshConsumers’ Behaviour on Sony Xperia: A Case Study on Bangladesh
Consumers’ Behaviour on Sony Xperia: A Case Study on Bangladeshiosrjce
 
Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...
Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...
Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...iosrjce
 
Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...
Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...
Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...iosrjce
 
Media Innovations and its Impact on Brand awareness & Consideration
Media Innovations and its Impact on Brand awareness & ConsiderationMedia Innovations and its Impact on Brand awareness & Consideration
Media Innovations and its Impact on Brand awareness & Considerationiosrjce
 
Customer experience in supermarkets and hypermarkets – A comparative study
Customer experience in supermarkets and hypermarkets – A comparative studyCustomer experience in supermarkets and hypermarkets – A comparative study
Customer experience in supermarkets and hypermarkets – A comparative studyiosrjce
 
Social Media and Small Businesses: A Combinational Strategic Approach under t...
Social Media and Small Businesses: A Combinational Strategic Approach under t...Social Media and Small Businesses: A Combinational Strategic Approach under t...
Social Media and Small Businesses: A Combinational Strategic Approach under t...iosrjce
 
Secretarial Performance and the Gender Question (A Study of Selected Tertiary...
Secretarial Performance and the Gender Question (A Study of Selected Tertiary...Secretarial Performance and the Gender Question (A Study of Selected Tertiary...
Secretarial Performance and the Gender Question (A Study of Selected Tertiary...iosrjce
 
Implementation of Quality Management principles at Zimbabwe Open University (...
Implementation of Quality Management principles at Zimbabwe Open University (...Implementation of Quality Management principles at Zimbabwe Open University (...
Implementation of Quality Management principles at Zimbabwe Open University (...iosrjce
 
Organizational Conflicts Management In Selected Organizaions In Lagos State, ...
Organizational Conflicts Management In Selected Organizaions In Lagos State, ...Organizational Conflicts Management In Selected Organizaions In Lagos State, ...
Organizational Conflicts Management In Selected Organizaions In Lagos State, ...iosrjce
 

More from iosrjce (20)

An Examination of Effectuation Dimension as Financing Practice of Small and M...
An Examination of Effectuation Dimension as Financing Practice of Small and M...An Examination of Effectuation Dimension as Financing Practice of Small and M...
An Examination of Effectuation Dimension as Financing Practice of Small and M...
 
Does Goods and Services Tax (GST) Leads to Indian Economic Development?
Does Goods and Services Tax (GST) Leads to Indian Economic Development?Does Goods and Services Tax (GST) Leads to Indian Economic Development?
Does Goods and Services Tax (GST) Leads to Indian Economic Development?
 
Childhood Factors that influence success in later life
Childhood Factors that influence success in later lifeChildhood Factors that influence success in later life
Childhood Factors that influence success in later life
 
Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...
Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...
Emotional Intelligence and Work Performance Relationship: A Study on Sales Pe...
 
Customer’s Acceptance of Internet Banking in Dubai
Customer’s Acceptance of Internet Banking in DubaiCustomer’s Acceptance of Internet Banking in Dubai
Customer’s Acceptance of Internet Banking in Dubai
 
A Study of Employee Satisfaction relating to Job Security & Working Hours amo...
A Study of Employee Satisfaction relating to Job Security & Working Hours amo...A Study of Employee Satisfaction relating to Job Security & Working Hours amo...
A Study of Employee Satisfaction relating to Job Security & Working Hours amo...
 
Consumer Perspectives on Brand Preference: A Choice Based Model Approach
Consumer Perspectives on Brand Preference: A Choice Based Model ApproachConsumer Perspectives on Brand Preference: A Choice Based Model Approach
Consumer Perspectives on Brand Preference: A Choice Based Model Approach
 
Student`S Approach towards Social Network Sites
Student`S Approach towards Social Network SitesStudent`S Approach towards Social Network Sites
Student`S Approach towards Social Network Sites
 
Broadcast Management in Nigeria: The systems approach as an imperative
Broadcast Management in Nigeria: The systems approach as an imperativeBroadcast Management in Nigeria: The systems approach as an imperative
Broadcast Management in Nigeria: The systems approach as an imperative
 
A Study on Retailer’s Perception on Soya Products with Special Reference to T...
A Study on Retailer’s Perception on Soya Products with Special Reference to T...A Study on Retailer’s Perception on Soya Products with Special Reference to T...
A Study on Retailer’s Perception on Soya Products with Special Reference to T...
 
A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...
A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...
A Study Factors Influence on Organisation Citizenship Behaviour in Corporate ...
 
Consumers’ Behaviour on Sony Xperia: A Case Study on Bangladesh
Consumers’ Behaviour on Sony Xperia: A Case Study on BangladeshConsumers’ Behaviour on Sony Xperia: A Case Study on Bangladesh
Consumers’ Behaviour on Sony Xperia: A Case Study on Bangladesh
 
Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...
Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...
Design of a Balanced Scorecard on Nonprofit Organizations (Study on Yayasan P...
 
Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...
Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...
Public Sector Reforms and Outsourcing Services in Nigeria: An Empirical Evalu...
 
Media Innovations and its Impact on Brand awareness & Consideration
Media Innovations and its Impact on Brand awareness & ConsiderationMedia Innovations and its Impact on Brand awareness & Consideration
Media Innovations and its Impact on Brand awareness & Consideration
 
Customer experience in supermarkets and hypermarkets – A comparative study
Customer experience in supermarkets and hypermarkets – A comparative studyCustomer experience in supermarkets and hypermarkets – A comparative study
Customer experience in supermarkets and hypermarkets – A comparative study
 
Social Media and Small Businesses: A Combinational Strategic Approach under t...
Social Media and Small Businesses: A Combinational Strategic Approach under t...Social Media and Small Businesses: A Combinational Strategic Approach under t...
Social Media and Small Businesses: A Combinational Strategic Approach under t...
 
Secretarial Performance and the Gender Question (A Study of Selected Tertiary...
Secretarial Performance and the Gender Question (A Study of Selected Tertiary...Secretarial Performance and the Gender Question (A Study of Selected Tertiary...
Secretarial Performance and the Gender Question (A Study of Selected Tertiary...
 
Implementation of Quality Management principles at Zimbabwe Open University (...
Implementation of Quality Management principles at Zimbabwe Open University (...Implementation of Quality Management principles at Zimbabwe Open University (...
Implementation of Quality Management principles at Zimbabwe Open University (...
 
Organizational Conflicts Management In Selected Organizaions In Lagos State, ...
Organizational Conflicts Management In Selected Organizaions In Lagos State, ...Organizational Conflicts Management In Selected Organizaions In Lagos State, ...
Organizational Conflicts Management In Selected Organizaions In Lagos State, ...
 

Recently uploaded

Stunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCR
Stunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCRStunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCR
Stunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCRDelhi Call girls
 
Biological Classification BioHack (3).pdf
Biological Classification BioHack (3).pdfBiological Classification BioHack (3).pdf
Biological Classification BioHack (3).pdfmuntazimhurra
 
A relative description on Sonoporation.pdf
A relative description on Sonoporation.pdfA relative description on Sonoporation.pdf
A relative description on Sonoporation.pdfnehabiju2046
 
Behavioral Disorder: Schizophrenia & it's Case Study.pdf
Behavioral Disorder: Schizophrenia & it's Case Study.pdfBehavioral Disorder: Schizophrenia & it's Case Study.pdf
Behavioral Disorder: Schizophrenia & it's Case Study.pdfSELF-EXPLANATORY
 
Luciferase in rDNA technology (biotechnology).pptx
Luciferase in rDNA technology (biotechnology).pptxLuciferase in rDNA technology (biotechnology).pptx
Luciferase in rDNA technology (biotechnology).pptxAleenaTreesaSaji
 
Spermiogenesis or Spermateleosis or metamorphosis of spermatid
Spermiogenesis or Spermateleosis or metamorphosis of spermatidSpermiogenesis or Spermateleosis or metamorphosis of spermatid
Spermiogenesis or Spermateleosis or metamorphosis of spermatidSarthak Sekhar Mondal
 
Scheme-of-Work-Science-Stage-4 cambridge science.docx
Scheme-of-Work-Science-Stage-4 cambridge science.docxScheme-of-Work-Science-Stage-4 cambridge science.docx
Scheme-of-Work-Science-Stage-4 cambridge science.docxyaramohamed343013
 
Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |
Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |
Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |aasikanpl
 
Unlocking the Potential: Deep dive into ocean of Ceramic Magnets.pptx
Unlocking  the Potential: Deep dive into ocean of Ceramic Magnets.pptxUnlocking  the Potential: Deep dive into ocean of Ceramic Magnets.pptx
Unlocking the Potential: Deep dive into ocean of Ceramic Magnets.pptxanandsmhk
 
zoogeography of pakistan.pptx fauna of Pakistan
zoogeography of pakistan.pptx fauna of Pakistanzoogeography of pakistan.pptx fauna of Pakistan
zoogeography of pakistan.pptx fauna of Pakistanzohaibmir069
 
Analytical Profile of Coleus Forskohlii | Forskolin .pdf
Analytical Profile of Coleus Forskohlii | Forskolin .pdfAnalytical Profile of Coleus Forskohlii | Forskolin .pdf
Analytical Profile of Coleus Forskohlii | Forskolin .pdfSwapnil Therkar
 
Hubble Asteroid Hunter III. Physical properties of newly found asteroids
Hubble Asteroid Hunter III. Physical properties of newly found asteroidsHubble Asteroid Hunter III. Physical properties of newly found asteroids
Hubble Asteroid Hunter III. Physical properties of newly found asteroidsSérgio Sacani
 
Orientation, design and principles of polyhouse
Orientation, design and principles of polyhouseOrientation, design and principles of polyhouse
Orientation, design and principles of polyhousejana861314
 
PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...
PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...
PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...Sérgio Sacani
 
Physiochemical properties of nanomaterials and its nanotoxicity.pptx
Physiochemical properties of nanomaterials and its nanotoxicity.pptxPhysiochemical properties of nanomaterials and its nanotoxicity.pptx
Physiochemical properties of nanomaterials and its nanotoxicity.pptxAArockiyaNisha
 
Labelling Requirements and Label Claims for Dietary Supplements and Recommend...
Labelling Requirements and Label Claims for Dietary Supplements and Recommend...Labelling Requirements and Label Claims for Dietary Supplements and Recommend...
Labelling Requirements and Label Claims for Dietary Supplements and Recommend...Lokesh Kothari
 
Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...
Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...
Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...Sérgio Sacani
 
Analytical Profile of Coleus Forskohlii | Forskolin .pptx
Analytical Profile of Coleus Forskohlii | Forskolin .pptxAnalytical Profile of Coleus Forskohlii | Forskolin .pptx
Analytical Profile of Coleus Forskohlii | Forskolin .pptxSwapnil Therkar
 
GFP in rDNA Technology (Biotechnology).pptx
GFP in rDNA Technology (Biotechnology).pptxGFP in rDNA Technology (Biotechnology).pptx
GFP in rDNA Technology (Biotechnology).pptxAleenaTreesaSaji
 

Recently uploaded (20)

Stunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCR
Stunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCRStunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCR
Stunning ➥8448380779▻ Call Girls In Panchshil Enclave Delhi NCR
 
Biological Classification BioHack (3).pdf
Biological Classification BioHack (3).pdfBiological Classification BioHack (3).pdf
Biological Classification BioHack (3).pdf
 
A relative description on Sonoporation.pdf
A relative description on Sonoporation.pdfA relative description on Sonoporation.pdf
A relative description on Sonoporation.pdf
 
Behavioral Disorder: Schizophrenia & it's Case Study.pdf
Behavioral Disorder: Schizophrenia & it's Case Study.pdfBehavioral Disorder: Schizophrenia & it's Case Study.pdf
Behavioral Disorder: Schizophrenia & it's Case Study.pdf
 
Luciferase in rDNA technology (biotechnology).pptx
Luciferase in rDNA technology (biotechnology).pptxLuciferase in rDNA technology (biotechnology).pptx
Luciferase in rDNA technology (biotechnology).pptx
 
Spermiogenesis or Spermateleosis or metamorphosis of spermatid
Spermiogenesis or Spermateleosis or metamorphosis of spermatidSpermiogenesis or Spermateleosis or metamorphosis of spermatid
Spermiogenesis or Spermateleosis or metamorphosis of spermatid
 
Scheme-of-Work-Science-Stage-4 cambridge science.docx
Scheme-of-Work-Science-Stage-4 cambridge science.docxScheme-of-Work-Science-Stage-4 cambridge science.docx
Scheme-of-Work-Science-Stage-4 cambridge science.docx
 
Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |
Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |
Call Us ≽ 9953322196 ≼ Call Girls In Mukherjee Nagar(Delhi) |
 
Unlocking the Potential: Deep dive into ocean of Ceramic Magnets.pptx
Unlocking  the Potential: Deep dive into ocean of Ceramic Magnets.pptxUnlocking  the Potential: Deep dive into ocean of Ceramic Magnets.pptx
Unlocking the Potential: Deep dive into ocean of Ceramic Magnets.pptx
 
zoogeography of pakistan.pptx fauna of Pakistan
zoogeography of pakistan.pptx fauna of Pakistanzoogeography of pakistan.pptx fauna of Pakistan
zoogeography of pakistan.pptx fauna of Pakistan
 
Analytical Profile of Coleus Forskohlii | Forskolin .pdf
Analytical Profile of Coleus Forskohlii | Forskolin .pdfAnalytical Profile of Coleus Forskohlii | Forskolin .pdf
Analytical Profile of Coleus Forskohlii | Forskolin .pdf
 
Hubble Asteroid Hunter III. Physical properties of newly found asteroids
Hubble Asteroid Hunter III. Physical properties of newly found asteroidsHubble Asteroid Hunter III. Physical properties of newly found asteroids
Hubble Asteroid Hunter III. Physical properties of newly found asteroids
 
Orientation, design and principles of polyhouse
Orientation, design and principles of polyhouseOrientation, design and principles of polyhouse
Orientation, design and principles of polyhouse
 
PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...
PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...
PossibleEoarcheanRecordsoftheGeomagneticFieldPreservedintheIsuaSupracrustalBe...
 
Physiochemical properties of nanomaterials and its nanotoxicity.pptx
Physiochemical properties of nanomaterials and its nanotoxicity.pptxPhysiochemical properties of nanomaterials and its nanotoxicity.pptx
Physiochemical properties of nanomaterials and its nanotoxicity.pptx
 
Labelling Requirements and Label Claims for Dietary Supplements and Recommend...
Labelling Requirements and Label Claims for Dietary Supplements and Recommend...Labelling Requirements and Label Claims for Dietary Supplements and Recommend...
Labelling Requirements and Label Claims for Dietary Supplements and Recommend...
 
Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...
Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...
Discovery of an Accretion Streamer and a Slow Wide-angle Outflow around FUOri...
 
9953056974 Young Call Girls In Mahavir enclave Indian Quality Escort service
9953056974 Young Call Girls In Mahavir enclave Indian Quality Escort service9953056974 Young Call Girls In Mahavir enclave Indian Quality Escort service
9953056974 Young Call Girls In Mahavir enclave Indian Quality Escort service
 
Analytical Profile of Coleus Forskohlii | Forskolin .pptx
Analytical Profile of Coleus Forskohlii | Forskolin .pptxAnalytical Profile of Coleus Forskohlii | Forskolin .pptx
Analytical Profile of Coleus Forskohlii | Forskolin .pptx
 
GFP in rDNA Technology (Biotechnology).pptx
GFP in rDNA Technology (Biotechnology).pptxGFP in rDNA Technology (Biotechnology).pptx
GFP in rDNA Technology (Biotechnology).pptx
 

250nm Technology Based Low Power SRAM Memory

  • 1. IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) Volume 5, Issue 1, Ver. I (Jan - Feb. 2015), PP 01-10 e-ISSN: 2319 – 4200, p-ISSN No. : 2319 – 4197 www.iosrjournals.org DOI: 10.9790/4200-05110110 www.iosrjournals.org 1 | Page 250nm Technology Based Low Power SRAM Memory 1 N. Arumugam, 2 Dr. A. Sivasubramanian Principal 1 Department of VLSI Design Tagore Institute of Engineering & Technology Attur- 636112, Tamil Nadu, India 2 PrincipalTagore Institute of Engineering & TechnologyAttur- 636112, Tamil Nadu, India Abstract: High integration density, low power and fastperformance are all critical parameters in designing of memory blocks. Static Random Access Memories (SRAMs)’s focusing on optimizing dynamic power concept of virtual source transistors is used for removing direct connection between VDD and GND. Also stacking effect can be reduced by switching off the stacktransistors when the memory is ideal and the leakage current using SVL techniques This paper discusses the evolution of 9t SRAM circuits in terms of low power consumption, The whole circuit verification is done on the Tanner tool, Schematic of the SRAM cell is designed on the S-Edit and net list simulation done by using T-spice and waveforms are analyzed through the W-edit. Keywords: Leakage Current; Low Power; SRAM; Stack tech; SVL; VLSI; USVL; LSVL; VTCMOS; MTCMOS. I. Introduction A SRAM cell involves of a latch, therefore the cell data is kept as long as power is turned on and refresh operation is not compulsory for the SRAM cell. SRAM is mainly used for the cache memory in microprocessors, mainframe computers,engineering workstations and memory in hand held devices due to high speed and low power consumption. For nearly 40years CMOS devices have been scaled down in order to achieve higher speed, performance andlower powerconsumption. Technology scaling results in a significant increase in leakage current of CMOS devices. Static Random Access Memory (SRAM) continues to be one of the most fundamental and vitally important memory technologiesToday. Each bit in an SRAM is stored on four transistors that form two cross-coupled inverters. High-performance on chip caches is a crucial component in the memory hierarchy of modern computing systems. In this technique each NMOS and PMOS transistor in the logic gates is split into two transistorsare called Stack Technique, The proposed SRAM memory cell consumes lower power during read and writes operationsCompared to 6T conventional circuit. Also, a new 9T SRAM combining the advantages of these circuits is proposed in the paper. Also nine transistors (9T) SRAM cell configuration is proposed in this paper leakage is the only source of energy consumption in an idle circuit, a 9T SRAM which provides Low leakage power is designed in this paper. A new leakage current reduction circuit called “improved Self-controllable Voltage Level (SVL)” circuit is developed and included to reduce the leakage power of 9T SRAM. Leakage is the only source of energy consumption in an idle circuit. A new nine-transistor (9T) SRAM cell with reduced leakage power consumption and enhanced data stability is proposed in this paper. The leakage power consumption of the new SRAM cell is reduced by 99.99% as compared to the conventional nine-transistor (9T) SRAM cells. The 9T SRAM cell provides two separate data access mechanisms for the read and write operations. During a read operation, the data storage nodes are completely isolated from the bit lines. II. Literature Review Of Different Sram Cell In this section the different types of SRAM circuits are discussed. A. 6T SRAM Cell Fig.1 Schematic of 6T SRAM Cell
  • 2. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 2 | Page The schematic diagram of 6T SRAM cell is shown in Fig.1 During read, the WL voltage VWL is raised, and the memory cell discharges either BL (bit line true) or BLB (bit line complement), depending on the stored data on nodes Q and BQ. A sense amplifier converts the differential signal to a logic-level output. Then, at the end of the read cycle, the BLs returns to the positive supply rail. During write, VWL is raised and the BLs are forced to either VDD (depending on the data), overpowering the contents of the memory cell. During hold, VWL is held low and the BLs are left floating or driven toVDD. Each bit in an SRAM is stored on four transistors thatform two cross-coupled. This storage cell has two stable states, which are used to denote 0 and 1. Two additional access transistors serve to control the access to a storage cell during read and write operations. A typical SRAM uses six MOSFETs to store each memorybit and the explanation here is based on the same. Access to the cell is enabled by the word line which controls the two access transistor M5 and M6 which, in turn, control whether the cell should be connected to the bit lines: BL and BLB. They are used to transfer data for both read and write operations. Although it is not strictly necessary to have two bit lines, both the signal and its inverse are typically provided to improve noise margins. During read accesses, the bit lines are actively driven high and low by the inverters in the SRAM cell. This improves SRAM bandwidth compared to DRAMs. Fig.2 Schematic of Modified 6T SRAM Cell B. 6TSRAM Cell Using Stacking Technique Resulting in leakage power reduction. Thus, the introduction of leakage control transistors increases the resistance of the path from supply voltage to ground. In the Modified SRAM cell, is shown in Fig.2 the transistors M8, M4, M10 and M6 form cross coupledinverters. The basic idea behind our approach for reduction of leakage power is the effective stacking of transistors in the path from supply voltage to ground. A state with more than one transistor OFF in a path from supply voltage to ground is far less leaky than a state with only one transistor OFF in any supply to ground path.” In our method, we introduce two leakage control transistors in each inverter pair such that one of the leakage control transistor is near its cutoff region of operation. Two leakage control transistors (PMOS) and (NMOS) are introduced between the nodes and of the pull-up and pull- down logic of the inverter. The drain nodes of the transistors and are connected together to form the output node of the Inverter. The source nodes of the transistors are connected to nodes of pull-up and pull- down logic, respectively. The switching of transistors is controlled by the voltage potential at nodes respectively. This wiring configuration ensures that one of the leakage control transistor is always near its cutoff region, irrespective of the input. Hence the resistance of will be lesser than it’s OFF resistance, allowing conduction. Even though the resistance of is not as high as it’s OFF state resistance, it increases the resistance of to ground path, controlling the flow of leakage currents, C. 9T SRAM Cell Schematic of 9T SRAM cell is shown in the Fig. 3. This circuit shows reduced leakage power and enhanced data stability. The 9T SRAM cell completely isolates the data from the bit lines during a read operation. The idle 9T SRAM cells are placed into a super cutoff sleep mode, thereby reducing the leakage power consumption as compared to the standard 6T SRAM cells.
  • 3. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 3 | Page Fig.3 9T SRAM Cell The upper sub-circuit of the new memory cell is essentially a 9T SRAM cell with minimum sized devices (composed of N1, N2, N3, N4, N5, N6, N7, P1, and P2 with W=Wmin and L=Lmin). The two write access transistors (N3 and N4) are controlled by a write signal (WR).The data is stored within this upper memory sub- circuit. The lower sub-circuit of the new cell is composed of the bit-line access transistors (N5 and N6) and the read access transistor (N7). The operations of N5 and N6 are controlled by the data stored in the cell. N7 is controlled by a separate read signal (RD). 1) 9T SRAM CELL Operation Table: Table I. 9t sram cell operation 2) Write operation of 9T SRAM cell: During a write operation, WR signal transitions high while RD is maintained low, as shown in Fig. below N7 is cutoff. The two write access transistors N3 and N4 are turned on. In order to write a ―0‖ to Node1, BL and BLB are discharged and charged, respectively. A ―0‖ is forced into the SRAM cell through N3. Alternatively, for writing a ―0‖to Node2, BL and BLB are charged and discharged, respectively. A―0‖is forced onto Node2 through N4. 3) Read operation of 9T SRAM cell: During a read operation, RD signal transitions high while WR is maintained low, as illustrated in Fig. below. The read access transistor N7 is activated. Provided that Node1 stores ―1‖, BL is discharged through N5 and N7. Alternatively, provided that Node2 stores―1‖, the complementary bit line (BLB) is discharged through N6 and N7.
  • 4. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 4 | Page Fig 4. Simulation of 9T SRAM cell D. 9TSRAM Cell Using Stacking Technique Power consumption has become a critical design concern for many VLSI systems. Leakage current flowing through the NMOS transistor stack reduces due to the increase in the source to substrate voltage in the top NMOS transistor and also due to an increase in the drain to source voltage in the bottom NMOS transistor Fig.5 Schematic of Modified 9T SRAM Cell This reduces the power dissipation in logic circuits. In this technique each NMOS and PMOS transistor in the logic gates are split into two transistors. A state with more than one transistor is off condition from a path from supply voltage to ground path consist of less leakage equated to the only one transistor off condition from a path from supply voltage to ground path. E. Self-Controllable Voltage Level: There are two well-known techniques that reduce leakage power (Pst). One is to use a multi-threshold-voltage CMOS (MTCMOS). It effectively reduces Pst by disconnecting the power supply through the use of high Vt MOSFET switches. However, there are serious drawbacks with the use of this technique, such as the fact that both memories and flip-flops based on this technique cannot retain data. The other technique involves using a variable threshold-voltage CMOS (VTCMOS) that reduces PST by
  • 5. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 5 | Page increasing the substrate- biases. This technique also faces some serious problems, such as a large area penalty and a large power penalty due to the substrate-bias supply circuits requires low leakage power. F. Improved self-controllable voltage level circuits: Fig 6. Upper SVL circuit G. 9T SRAM Cell With Normal SVL Circuits In the above figure shows Upper SVL circuit. The impedance of a MOS transistor increases with the width of the transistor.pmos1 in the above circuit having width means it offers very high resistance in that path between VDD and VSS. So that leakage in this SVL mode is very less. And also nmos1 and nmos2 forms a working in normal mode of the cell.nmos2 acts as a resister to reduce current in active mode by connecting above way the leakage is further reduced. Fig.7 Lower SVL circuit The above circuit represents lower SVL circuit. nmos3 work in the SVL mode and pmos2 and pmos3 work in the normal mode of the cell.pmos2 acts as a resister to reduce leakage. These two techniques reduce leakage current compared to the previous SVL. Table II. 9T SRAM CELL SVL OPERATION
  • 6. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 6 | Page G. 9T SRAM Cell With Normal SVL Circuits Fig8. 9T SRAM Cell With Normal SVL circuits. The above circuits work with normal SVL circuits. The circuit consists of normal 9T SRAM cell and upper SVL circuit and lower SVL circuits and operation of the circuit explained with the table below. Table III. 9t Sram Cell Operation With Svl The role of SVL circuits is to reduce leakage currents in standby mode or hold mode because so much leakage power in standby mode can destroy the cell. So we need to reduce that leakage. The proposed improved SVL circuits can reduce leakage more. By observing the table for inputs logic 1 and 0 to the SVL circuits we can say that the cell operates in hold mode. In this mode nmos8 on in upper SVL circuit and pmos4 on in lower SVL circuits to reduce the leakage. H. 9T SRAM Cell With Improved SVL Circuits The circuit in fig.9 reduces the leakage power in standby mode to protect the cell. The operation of the cell explained with the help of table above.nmos9 and pmos3 and also to reduce leakage further pmos4 and nmos10 is placed. In other modes the cell operates as normal operations read, write. In write mode SVL provides expansion of the noise margin.
  • 7. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 7 | Page Fig9. 9T SRAM cell with Improved SVL circuits I. 9TSRAM Cell With Normal SVL Circuits Using Stacking Technique Fig10 .9TSRAM Cell With Normal SVL Circuits Using Stacking Technique The above circuits work with normal SVL circuits. The circuit consists of normal 9T SRAM cell Using Stacking Technique and upper SVL circuit and lower SVL circuits and operation of the circuit explained with the table below.
  • 8. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 8 | Page J. 9TSRAM Cell with Improved SVL Circuits Using Stacking Technique Fig11 .9TSRAM Cell with Improved SVL Circuits Using Stacking Technique The above circuits work with Improved SVL circuits. The circuit consists of normal 9T SRAM cell Using Stacking Technique and upper SVL circuit and lower SVL circuits and operation of the circuit explained with the table below. Fig 12. Simulation of 9T SRAM cell with Improved SVL circuits
  • 9. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 9 | Page III.Simulation Results A. power consumption: Table IV. Power Consumption III. Conclusion And Futurework Improved SVL circuit will play a major role in future. The effect of the improved SVL circuit on the leakage current through the load circuit (i.e., reduction in current) was examined. The improved SVL circuit and the load circuit were designed using CMOS technology. Sub-threshold memory design has received a lot of attention in the past years, but most of them use large number of transistor to achieve sub threshold region operation. The new technique inherently process variation tolerant, this makes the new approach attractive for Nano computing in which process variations is a major design constraint. In this circuit we have several advantages in different modes that is in operating mode high Vds to load circuits for high speed operation, in stand-by mode high Vt through ―On MOS switches‖ to load circuits for minimum stand-by leakage power, data retention, high noise immunity, small stand-by power dissipation, negligible speed degradation, negligible area overhead, high noise immunity, data retentions at stand-by mode. In this circuit the standby leakage power is reduced by which total average power also reduced. Acknowledgment I Am Very Thankfully To Tagore Institute Of engineering & Technology For Providing A Good Lab Facility. We Simulate The Result On Tanner Tools V 15.1. References [1]. ShyamAkashe, Meenakshi Mishra, and Sanjay Sharma, Self controllable voltage level circuit for low power, high speed 7TSRAM cell at 45nm [2]. Design Of Efficient Low Power 9t Sram Cell , K.Gavaskar1 S.Priya2 1P.G Scholar/VLSI Design, 2Assistant professor ECE,Bannari Amman Institute of Technology Sathyamangalam, India. Vol. 2 Issue 1, January- 2013-(IJERT) TECHNIQUE POWER CONSUMPTION (e-003 watts) 6T SRAM 6.317031 6T SRAM With Stack 4.618457 9T SRAM 4.153286 9T SRAM With Stack 2.402564 9T SRAM Normal SVL 1.533267 9T SRAM Improved SVL 1.206302 9T SRAM Normal SVL With Stack 1.114284 9T SRAM Improved SVL With Stack 1.081955
  • 10. 250nm Technology Based Low Power SRAM Memory DOI: 10.9790/4200-05110110 www.iosrjournals.org 10 | Page [3]. Performance Evaluation of Different SRAM Schemes in 16nm Predictive Technology, Swati Vijayvergia Vol. 4 Issue 10, January- 2013-(IJERT) [4]. A.J. Bhavnagarwala, X. Tang, and J. Meindl,The simpact of Intrinsic Device Fluctuations on CMOS SRAM Cell Stability," IEEE Journal of Solid State Circuits, vol. 36, No. 4, pp. 658-665,April 2001. [5]. Leakage Reduction and Stability Improvement Techniques of 10t SRAM Cell: A Survey A.VeeraLakshmi, S.Priya, (IJITEE) ISSN: 2278-3075, Volume-3, Issue-7, December 2013. [6]. Design a 5T SRAM by using self controllable voltage level leakage reduction technique with CMOS Technology Laxmi Singh1, Ajay Somkuwar2 1Department of Electronics & Communication, Corporate college [7]. of Technology, Bhopal, INDIA. 2Department of Electronics & Communication Bhopal, MP, INDIA .