SlideShare a Scribd company logo
1 of 5
Download to read offline
Data sheet 1.2V OVT Analog I/O
TSMC 65nm
Sofics has verified its TakeCharge ESD protection clamps on technology
nodes between 0.25um CMOS down to 5nm across various fabs and
foundries. The ESD clamps are silicon and product proven in more than 4500
mass produced IC-products. The cells provide competitive advantage
through improved yield, reduced silicon footprint and enable advanced
multimedia and wireless interfaces like HDMI, USB 3.0, SATA, WIFI, GPS and
Bluetooth.
The Analog I/O clamp described in this document can be used for 1.2V over-
voltage tolerant pads in the TSMC 65nm CMOS technology.
Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT
Sofics Proprietary – ©2021 Page 2
TSMC 65nm 1.2V Over-voltage tolerant Analog I/O
Clamp type and usage
The Sofics ESD cells cover all types of protection concepts and approaches as detailed in the figure below. The ESD
clamp cell described in this document is a type B solution.
TSMC 65nm 1.2V Comments
Core Protection
Input Protection YES
Output Protection YES
I/O Protection YES
Over Voltage Tolerant I/O (OVT) YES
Under Voltage Tolerant I/O (UVT)
Inter Domain Protection
Stress cases covered
PAD to VSS Local clamp VSS to PAD Integrated diode
VDD to PAD Power clamp* and diode PAD to VDD Local clamp + diode* between Vdd-Vss
VDD to VSS VSS to VDD
* not included in this cell
Connections in the cell
• IO, VSS
Features
▪ Customized efficient 1.2V ESD Over Voltage Tolerant IO protection
o ± 1 kV Human Body Model (HBM)
o ± 100 V Machine Model (MM)
o Latch-Up safe
▪ Low Clamping Voltage
▪ Small Area Dimensions
o Pitch = 50 µm
o Metals used: M1-M4 (M3-M4 bus)
Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT
Sofics Proprietary – ©2021 Page 3
Maximum ratings
Rating Symbol Value Unit
Min Max
Supply Voltage Range (DC) VDD -0.3 1.32 V
Input/Output Voltage Range (DC) VIO -0.3 1.32 V
Operating Temperature Top -25 125 °C
Burn-in Voltage (DC @ 125°C) 1.8 V
Stresses exceeding these maximum ratings may damage the device. Functional operation above the recommended operating
conditions is not implied. Extended exposure to stresses above the recommended operating conditions may affect device
reliability.
The provided golden cell is designed for these maximum ratings/specifications. If the desired specification level differs, the
golden cell has to be scaled up or down by using the Sofics implementation/scaling guidelines to remain a robust and effective
ESD protection for the different specifications.
Electrical Characteristics
Tamb = 25°C unless stated otherwise
Parameter Symbol Min. Typ. Max. Unit
Trigger Voltage Vt1 - 3.15 - V
Holding Voltage Vh - 2.39 - V
Breakdown Current It2 - 3.43 - A
Breakdown Voltage Vt2 - 5.32 - V
Maximum Current Imax - 2.74 - A
Maximum Voltage Vmax - 4.74 - V
On-Resistance Ron - 0.86 - Ohm
Leakage current @ Tamb = 25 °C
@ VDD+10%
Ileak - 95.27 - pA
Leakage current @ Tamb = 125 °C
@ VDD+10%
Ileak - 11 - nA
Capacitance @ Tamb = 25 °C
(Only junction capacitance)
Cjunction 110 - 130 fF
HBM – Human Body Model
(applicable for standalone golden cell)
-1 - +1 kV
MM – Machine Model
(applicable for standalone golden cell)
-100 - +100 V
Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT
Sofics Proprietary – ©2021 Page 4
Process, Area and integration
▪ Process: TSMC 65 nm – LP
▪ Used Metals: 3 metals
▪ Special needed Layer: N/A
▪ Cell Area: 5997µm² (50.29 µm x 119.235 µm)
▪ Clamp Area: 1906µm² (50.04 µm x 38.1 µm)
Customization possible
▪ Different metallization scheme
▪ Different ESD robustness level
▪ Different aspect ratio
▪ Different behaviour (Vt1, Vh, …)
▪ Tolerated voltage
Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT
Sofics Proprietary – ©2021 Page 5
About Sofics
Sofics is a foundry independent semiconductor IP provider that has supported 100+ companies worldwide
with customized/specialty Analog IOs and on-chip ESD protection. Fabless companies using Sofics IP can
enable higher performance, higher robustness and reduce design time and cost. Our technology has been
characterized on 10 foundries including advanced nodes at TSMC, UMC, GF.
Sofics IP is used for design projects at 4 of the top-5 semiconductor companies, 6 out of the top-10. The
technology has been silicon proven on more than 50 different processes and integrated into more than 4500
IC designs since 2000.
Sofics is a TSMC 9000™ quality approved ESD solutions provider for TSMC processes
Contact us
Sofics BV
BTW BE 0472.687.037 RPR Gent afdeling Oostende
Engineering office
Sint-Godelievestraat 32
9880 Aalter, Belgium
Website: www.sofics.com
Connect through email: info@mail.sofics.com
Notes
As is the case with many published ESD design solutions, the techniques and protection solutions described
in this data sheet are protected by patents and patents pending and cannot be copied freely. PowerQubic,
TakeCharge, and Sofics are trademarks of Sofics BV.

More Related Content

What's hot

Short channel effects
Short channel effectsShort channel effects
Short channel effectsashish bait
 
Fully depleted silicon insulator
Fully depleted silicon insulatorFully depleted silicon insulator
Fully depleted silicon insulatorsandeep sandy
 
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technologySofics
 
optimazation of standard cell layout
optimazation of standard cell layoutoptimazation of standard cell layout
optimazation of standard cell layoutE ER Yash nagaria
 
low pw and leakage current techniques for cmos circuits
low pw and leakage current techniques for cmos circuitslow pw and leakage current techniques for cmos circuits
low pw and leakage current techniques for cmos circuitsAnamika Pancholi
 
Low power vlsi design ppt
Low power vlsi design pptLow power vlsi design ppt
Low power vlsi design pptAnil Yadav
 
Mos transistor
Mos transistorMos transistor
Mos transistorMurali Rai
 
Lect10_Analog Layout and Process Concern
Lect10_Analog Layout and Process ConcernLect10_Analog Layout and Process Concern
Lect10_Analog Layout and Process Concernvein
 
Cmos digital integrated circuits analysis and design 4th edition kang solutio...
Cmos digital integrated circuits analysis and design 4th edition kang solutio...Cmos digital integrated circuits analysis and design 4th edition kang solutio...
Cmos digital integrated circuits analysis and design 4th edition kang solutio...vem2001
 
Analog Layout and Process Concern
Analog Layout and Process ConcernAnalog Layout and Process Concern
Analog Layout and Process Concernasinghsaroj
 
Design of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfacesDesign of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfacesSofics
 
Introduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETIntroduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETJustin George
 
Bandgap Reference circuit Baased on FinFET Device
Bandgap Reference circuit Baased on FinFET DeviceBandgap Reference circuit Baased on FinFET Device
Bandgap Reference circuit Baased on FinFET DeviceYalagoud Patil
 

What's hot (20)

Cadence manual
Cadence manualCadence manual
Cadence manual
 
Lecture13
Lecture13Lecture13
Lecture13
 
Short channel effects
Short channel effectsShort channel effects
Short channel effects
 
Fully depleted silicon insulator
Fully depleted silicon insulatorFully depleted silicon insulator
Fully depleted silicon insulator
 
UJT (industrial electronic)
UJT (industrial electronic)UJT (industrial electronic)
UJT (industrial electronic)
 
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
 
Layout02 (1)
Layout02 (1)Layout02 (1)
Layout02 (1)
 
optimazation of standard cell layout
optimazation of standard cell layoutoptimazation of standard cell layout
optimazation of standard cell layout
 
low pw and leakage current techniques for cmos circuits
low pw and leakage current techniques for cmos circuitslow pw and leakage current techniques for cmos circuits
low pw and leakage current techniques for cmos circuits
 
Low power vlsi design ppt
Low power vlsi design pptLow power vlsi design ppt
Low power vlsi design ppt
 
Mos transistor
Mos transistorMos transistor
Mos transistor
 
Lect10_Analog Layout and Process Concern
Lect10_Analog Layout and Process ConcernLect10_Analog Layout and Process Concern
Lect10_Analog Layout and Process Concern
 
Cmos digital integrated circuits analysis and design 4th edition kang solutio...
Cmos digital integrated circuits analysis and design 4th edition kang solutio...Cmos digital integrated circuits analysis and design 4th edition kang solutio...
Cmos digital integrated circuits analysis and design 4th edition kang solutio...
 
Analog Layout and Process Concern
Analog Layout and Process ConcernAnalog Layout and Process Concern
Analog Layout and Process Concern
 
Twin well process
Twin well processTwin well process
Twin well process
 
Design of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfacesDesign of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfaces
 
Introduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETIntroduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFET
 
Cmos process flow
Cmos process flowCmos process flow
Cmos process flow
 
Bandgap Reference circuit Baased on FinFET Device
Bandgap Reference circuit Baased on FinFET DeviceBandgap Reference circuit Baased on FinFET Device
Bandgap Reference circuit Baased on FinFET Device
 
Analog vlsi
Analog vlsiAnalog vlsi
Analog vlsi
 

Similar to 1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology

Tsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdmTsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdmSofics
 
Introduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from SoficsIntroduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from SoficsSofics
 
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...Sofics
 
White paper on Sofics hebistor clamps
White paper on Sofics hebistor clampsWhite paper on Sofics hebistor clamps
White paper on Sofics hebistor clampsbart_keppens
 
info diodos tvs.pdf
info diodos tvs.pdfinfo diodos tvs.pdf
info diodos tvs.pdfssuseraa3d44
 
36 td sst150
36 td sst15036 td sst150
36 td sst150doandat
 
On-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMCOn-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMCSofics
 
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...Thorne & Derrick International
 
How to protect electronic systems against esd
How to protect electronic systems against esdHow to protect electronic systems against esd
How to protect electronic systems against esdMohamed Saadna
 
Digital Isolators
 Digital Isolators  Digital Isolators
Digital Isolators mary zhu
 
Netzer DS 58 Specsheet
Netzer DS 58 SpecsheetNetzer DS 58 Specsheet
Netzer DS 58 SpecsheetElectromate
 
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...Sofics
 
Littelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video DoorbellsLittelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video DoorbellsLittelfuse
 
Ditek TSS1 Data Sheet
Ditek TSS1 Data SheetDitek TSS1 Data Sheet
Ditek TSS1 Data SheetJMAC Supply
 
Ditek S Data Sheet
Ditek S Data SheetDitek S Data Sheet
Ditek S Data SheetJMAC Supply
 
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...Sofics
 
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...Sofics
 

Similar to 1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology (20)

Tsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdmTsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdm
 
Introduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from SoficsIntroduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from Sofics
 
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
 
Sofics Linkedin
Sofics LinkedinSofics Linkedin
Sofics Linkedin
 
White paper on Sofics hebistor clamps
White paper on Sofics hebistor clampsWhite paper on Sofics hebistor clamps
White paper on Sofics hebistor clamps
 
info diodos tvs.pdf
info diodos tvs.pdfinfo diodos tvs.pdf
info diodos tvs.pdf
 
36 td sst150
36 td sst15036 td sst150
36 td sst150
 
On-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMCOn-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMC
 
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
 
How to protect electronic systems against esd
How to protect electronic systems against esdHow to protect electronic systems against esd
How to protect electronic systems against esd
 
Digital Isolators
 Digital Isolators  Digital Isolators
Digital Isolators
 
Netzer DS 58 Specsheet
Netzer DS 58 SpecsheetNetzer DS 58 Specsheet
Netzer DS 58 Specsheet
 
RICH
RICHRICH
RICH
 
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
 
Littelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video DoorbellsLittelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video Doorbells
 
Ditek TSS1 Data Sheet
Ditek TSS1 Data SheetDitek TSS1 Data Sheet
Ditek TSS1 Data Sheet
 
Ditek S Data Sheet
Ditek S Data SheetDitek S Data Sheet
Ditek S Data Sheet
 
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
 
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
 
ESD protection
ESD protection ESD protection
ESD protection
 

More from Sofics

2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...Sofics
 
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...Sofics
 
2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscaling2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscalingSofics
 
2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)Sofics
 
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stressSofics
 
2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD Protection2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD ProtectionSofics
 
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...Sofics
 
Sofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processesSofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processesSofics
 
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...Sofics
 
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...Sofics
 
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...Sofics
 
Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...
Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...
Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...Sofics
 
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...Sofics
 
On-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon PhotonicsOn-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon PhotonicsSofics
 
On chip esd protection for Internet of Things
On chip esd protection for Internet of ThingsOn chip esd protection for Internet of Things
On chip esd protection for Internet of ThingsSofics
 
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...Sofics
 
Patented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistorsPatented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistorsSofics
 
Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology Sofics
 

More from Sofics (18)

2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
 
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
 
2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscaling2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscaling
 
2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)
 
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
 
2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD Protection2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD Protection
 
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
 
Sofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processesSofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processes
 
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
 
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
 
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
 
Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...
Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...
Optimizing I/O’s and ESD protection to reduce power consumption in SOI applic...
 
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
 
On-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon PhotonicsOn-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon Photonics
 
On chip esd protection for Internet of Things
On chip esd protection for Internet of ThingsOn chip esd protection for Internet of Things
On chip esd protection for Internet of Things
 
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
 
Patented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistorsPatented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistors
 
Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology
 

Recently uploaded

scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...
scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...
scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...HenryBriggs2
 
DC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equationDC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equationBhangaleSonal
 
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...Arindam Chakraborty, Ph.D., P.E. (CA, TX)
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxSCMS School of Architecture
 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptDineshKumar4165
 
NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...
NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...
NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...Amil baba
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptxJIT KUMAR GUPTA
 
Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...
Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...
Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...jabtakhaidam7
 
Thermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - VThermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - VDineshKumar4165
 
Learn the concepts of Thermodynamics on Magic Marks
Learn the concepts of Thermodynamics on Magic MarksLearn the concepts of Thermodynamics on Magic Marks
Learn the concepts of Thermodynamics on Magic MarksMagic Marks
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdfKamal Acharya
 
💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...
💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...
💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...vershagrag
 
Thermal Engineering Unit - I & II . ppt
Thermal Engineering  Unit - I & II . pptThermal Engineering  Unit - I & II . ppt
Thermal Engineering Unit - I & II . pptDineshKumar4165
 
Unleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapUnleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapRishantSharmaFr
 
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXssuser89054b
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdfKamal Acharya
 
Introduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdfIntroduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdfsumitt6_25730773
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiessarkmank1
 

Recently uploaded (20)

scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...
scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...
scipt v1.pptxcxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx...
 
DC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equationDC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equation
 
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.ppt
 
NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...
NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...
NO1 Top No1 Amil Baba In Azad Kashmir, Kashmir Black Magic Specialist Expert ...
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
 
Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...
Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...
Jaipur ❤CALL GIRL 0000000000❤CALL GIRLS IN Jaipur ESCORT SERVICE❤CALL GIRL IN...
 
Thermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - VThermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - V
 
Learn the concepts of Thermodynamics on Magic Marks
Learn the concepts of Thermodynamics on Magic MarksLearn the concepts of Thermodynamics on Magic Marks
Learn the concepts of Thermodynamics on Magic Marks
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdf
 
💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...
💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...
💚Trustworthy Call Girls Pune Call Girls Service Just Call 🍑👄6378878445 🍑👄 Top...
 
Thermal Engineering Unit - I & II . ppt
Thermal Engineering  Unit - I & II . pptThermal Engineering  Unit - I & II . ppt
Thermal Engineering Unit - I & II . ppt
 
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
 
Unleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapUnleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leap
 
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdf
 
Introduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdfIntroduction to Data Visualization,Matplotlib.pdf
Introduction to Data Visualization,Matplotlib.pdf
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and properties
 

1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology

  • 1. Data sheet 1.2V OVT Analog I/O TSMC 65nm Sofics has verified its TakeCharge ESD protection clamps on technology nodes between 0.25um CMOS down to 5nm across various fabs and foundries. The ESD clamps are silicon and product proven in more than 4500 mass produced IC-products. The cells provide competitive advantage through improved yield, reduced silicon footprint and enable advanced multimedia and wireless interfaces like HDMI, USB 3.0, SATA, WIFI, GPS and Bluetooth. The Analog I/O clamp described in this document can be used for 1.2V over- voltage tolerant pads in the TSMC 65nm CMOS technology.
  • 2. Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT Sofics Proprietary – ©2021 Page 2 TSMC 65nm 1.2V Over-voltage tolerant Analog I/O Clamp type and usage The Sofics ESD cells cover all types of protection concepts and approaches as detailed in the figure below. The ESD clamp cell described in this document is a type B solution. TSMC 65nm 1.2V Comments Core Protection Input Protection YES Output Protection YES I/O Protection YES Over Voltage Tolerant I/O (OVT) YES Under Voltage Tolerant I/O (UVT) Inter Domain Protection Stress cases covered PAD to VSS Local clamp VSS to PAD Integrated diode VDD to PAD Power clamp* and diode PAD to VDD Local clamp + diode* between Vdd-Vss VDD to VSS VSS to VDD * not included in this cell Connections in the cell • IO, VSS Features ▪ Customized efficient 1.2V ESD Over Voltage Tolerant IO protection o ± 1 kV Human Body Model (HBM) o ± 100 V Machine Model (MM) o Latch-Up safe ▪ Low Clamping Voltage ▪ Small Area Dimensions o Pitch = 50 µm o Metals used: M1-M4 (M3-M4 bus)
  • 3. Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT Sofics Proprietary – ©2021 Page 3 Maximum ratings Rating Symbol Value Unit Min Max Supply Voltage Range (DC) VDD -0.3 1.32 V Input/Output Voltage Range (DC) VIO -0.3 1.32 V Operating Temperature Top -25 125 °C Burn-in Voltage (DC @ 125°C) 1.8 V Stresses exceeding these maximum ratings may damage the device. Functional operation above the recommended operating conditions is not implied. Extended exposure to stresses above the recommended operating conditions may affect device reliability. The provided golden cell is designed for these maximum ratings/specifications. If the desired specification level differs, the golden cell has to be scaled up or down by using the Sofics implementation/scaling guidelines to remain a robust and effective ESD protection for the different specifications. Electrical Characteristics Tamb = 25°C unless stated otherwise Parameter Symbol Min. Typ. Max. Unit Trigger Voltage Vt1 - 3.15 - V Holding Voltage Vh - 2.39 - V Breakdown Current It2 - 3.43 - A Breakdown Voltage Vt2 - 5.32 - V Maximum Current Imax - 2.74 - A Maximum Voltage Vmax - 4.74 - V On-Resistance Ron - 0.86 - Ohm Leakage current @ Tamb = 25 °C @ VDD+10% Ileak - 95.27 - pA Leakage current @ Tamb = 125 °C @ VDD+10% Ileak - 11 - nA Capacitance @ Tamb = 25 °C (Only junction capacitance) Cjunction 110 - 130 fF HBM – Human Body Model (applicable for standalone golden cell) -1 - +1 kV MM – Machine Model (applicable for standalone golden cell) -100 - +100 V
  • 4. Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT Sofics Proprietary – ©2021 Page 4 Process, Area and integration ▪ Process: TSMC 65 nm – LP ▪ Used Metals: 3 metals ▪ Special needed Layer: N/A ▪ Cell Area: 5997µm² (50.29 µm x 119.235 µm) ▪ Clamp Area: 1906µm² (50.04 µm x 38.1 µm) Customization possible ▪ Different metallization scheme ▪ Different ESD robustness level ▪ Different aspect ratio ▪ Different behaviour (Vt1, Vh, …) ▪ Tolerated voltage
  • 5. Data sheet: TSMC 65nm 1.2V Over-voltage tolerant Analog I/O DS-TS65-AIO1V2-OVT Sofics Proprietary – ©2021 Page 5 About Sofics Sofics is a foundry independent semiconductor IP provider that has supported 100+ companies worldwide with customized/specialty Analog IOs and on-chip ESD protection. Fabless companies using Sofics IP can enable higher performance, higher robustness and reduce design time and cost. Our technology has been characterized on 10 foundries including advanced nodes at TSMC, UMC, GF. Sofics IP is used for design projects at 4 of the top-5 semiconductor companies, 6 out of the top-10. The technology has been silicon proven on more than 50 different processes and integrated into more than 4500 IC designs since 2000. Sofics is a TSMC 9000™ quality approved ESD solutions provider for TSMC processes Contact us Sofics BV BTW BE 0472.687.037 RPR Gent afdeling Oostende Engineering office Sint-Godelievestraat 32 9880 Aalter, Belgium Website: www.sofics.com Connect through email: info@mail.sofics.com Notes As is the case with many published ESD design solutions, the techniques and protection solutions described in this data sheet are protected by patents and patents pending and cannot be copied freely. PowerQubic, TakeCharge, and Sofics are trademarks of Sofics BV.