SlideShare a Scribd company logo
1 of 25
Presented By
Rajesh Yadav (12ECP01P)
M.Tech.(VLSI)- II Sem
Itm University
Under the Supervision of
Dr. B. K DAS
Ms. VANDANA KHANNA
•Topics
 Introduction
 TCAD Tool Overview
 Fabrication of NMOS Transistor
 Simulation of NMOS Transistor
 Analytical result
 Future work
•Introduction
 MOS (Metal Oxide Semiconductor) transistor
 Most promising active component for silicon VLSI
circuits.
 Main reasons for choosing MOS Transistor
 Self isolating
 Less processing steps
 Can be made in bulksilicon
• Tool Overview
 Comercial TCAD began with formation of TMA in 1979.
 Technology CAD is
 Numeric simulation of Semiconductor Process and Device
 Basic subprogram used
i. Sentaurus Structure Editor
ii. Sentaurus Process
iii. Sentaurus Device
iv. Sentaurus Workbench
v. Tecplot
vi. Inspect
.
Continues…
• structures are generated or edited interactively
using the GUI
Sentaurus
Structure
Editor
• A simulation process which is designing the
Semiconductor Technology
Sentaurus
Process
• Work as a device simulator
• Finds the characteristics for each semiconductor
device
Sentaurus
Device
Continues…
• A common platform to run various tools together.
• Can add or remove various tools
• Required file can be imported
Sentaurus
Workbench:
• Basically used to view the structure of the device.
• Also can plot the electrical or optical
characteristic curve.
Tecplot:
• Used to view the different typed of
electrical/optical behavior of the device.
• Can not draw the structure of the device.Inspect:
• Fabrication of NMOS Transistor
To generate a command
file of each prossing
Steps
Simulate the command line
file in Sprocess to generate
structure of device
Simulate the device for
its electrical
characteristics(Sdevice)
View the Results using
Tecplot and Inspect
 Creating a “filename_fps.cmd” file
 Using command line directly.
 Write command of each processing steps. (ample of writing
command instructions for each process are available in Sentaurus
user mannual)
 Using SSE
 Do On the journal to record command of each step is being done
in structure editor
 Generated Journal file (.jrl) can be renamed with extension
“_fps.cmd”
Continues…
 A simple example to write the command for processing
steps
# step SD Implant
implant phosphorus dose=1e+15 energy=15
// Source Drain Implantation with Phosphorus having
concentration = 1×1015 atoms/cm3 and energy = 15KeV.
Continues…
 NMOS design involves following process flow.
 Declare initial grid
 Gate oxidation
 Extract tox
 Polysilicon deposition
 Masking polysilicon
 Etching polysilicon
 LDD implantation
 Spacer formation
 SD implantation
 SD Annealing
 Making SD contacts
 Reflect
 Save final structure
Continues…
Continues…
filename_fps.cmd SProcess filename_fps.tdr
Tecplot
SSE
Continues…
 Final Structure of NMOS:
• Simulation of NMOS Transistor
filename_des.cmd Sdevice Filename.plt
Inspect
Continues…
 Drain Current Vs Gate Voltage Curve:
• Analytical Results
 I have done following variations in the device and
observed the results .
1. Change in Silicon Oxide layer thickness
2. Change in Substrate doping
3. Change in channel length
4. Change in Source-Drain doping concentration (dose)
5. Change in Source-Drain doping energy
Continues…
 Change in Silicon Oxide layer thickness.
Oxidation time Temperature(0C) Oxide layer
thickness (tox) in
μm
Threshold Voltage
(Vth) in Volt
5s 950 0.0066 0.53
10s 950 0.0101 0.58
15s 950 0.0130 0.59
20s 950 0.0154 0.56
25s 950 0.0176 0.62
30s 950 0.0196 0.63
Continues…
 Change Substrate dopping.
Substrate doping
Concentration (with
Boron) /cm3
Depth of S-D diffusion
in μm
Threshold Voltage
(Vth) in Volt
1×1016 0.24 0.1
1×1017 0.18 0.56
5×1017 0.17 0.80
1×1018 0.16 0.80
Continues…
 Change in channel length .
Channel length (in μm) Threshold Voltage
(Vth) in Volt
0.20 0.50
0.25 0.58
0.30 0.65
Continues…
 Change in Source-Drain doping concentration
(dose) .
Source-Drain implantation
dose (with Phosphorus)
/cm3
Source-Drain
implantation
energy in Kev
Depth of S-D
diffusion in μm
Threshold Voltage
(Vth) in Volt
1×1015 15 0.15 0.59
1×1016 15 0.17 0.58
1×1017 15 0.26 0.39
1×1018 15 0.33 0.10
Continues…
 Change in Source-Drain doping energy .
Source-Drain
imolantation energy
(with Phosphorus) /
in Kev
S-D implantaion dose
/cm3
Depth of S-D
diffusion in μm
Threshold Voltage
(Vth) in Volt
15 1×1015 0.15 0.59
20 1×1015 0.155 0.59
30 1×1015 0.18 0.59
35 1×1015 0.19 0.585
 A simple Model of NMOS Transistor has been designed
using Synopsys TCAD.
 Device simulation has been done and its different
characteristics observed.
 Effects on device due to changes in various design
parameters has been analyzed.
• Conclusion
 Till now I have done the fabrication of
 pn junction diode
 NMOS Transistor
 PMOS Transistor.
But in future I would like to work on FINFET, SOIFET
and also on CNTFET (Right now this is not available in
Synopsis TCAD )
 I have worked only on 2D tool but in future I would like
to work also on 3D tool.
• Future work
[1] Karthick Murukesan, Narsimha Rao Mavilla, “Towards Fabrication of Low
Cost High Efficiency c-Si Solar Cells:Progress and Optimisation Using TCAD
Simulation Study” ,India, IEEE 2011.
[2] M. S. Bahrudin, S.F. Abdullah and I. Ahmad, “Statistical Modeling of Solar
Cell using Taguchi Method and TCAD Tool” ,Malaysia, IEEE 2012.
[3] Michael Duane, “The Role of TCAD in Compact Modelling ” , 3320 Scott
Blvd.,MS 1148,Santa Clara,CA.
[4] Sentaurus tool User Guide https://solvnet.synopsys.com..
• Refrences
Thank You…
Nmos design using synopsys TCAD tool

More Related Content

What's hot (20)

Oxidation
OxidationOxidation
Oxidation
 
Silicon on Insulator (SOI) Technology
Silicon on Insulator (SOI) TechnologySilicon on Insulator (SOI) Technology
Silicon on Insulator (SOI) Technology
 
junctionless transistors
junctionless transistorsjunctionless transistors
junctionless transistors
 
VLSI Design(Fabrication)
VLSI Design(Fabrication)VLSI Design(Fabrication)
VLSI Design(Fabrication)
 
Velosity saturation
Velosity saturationVelosity saturation
Velosity saturation
 
Vlsi design and fabrication ppt
Vlsi design and fabrication  pptVlsi design and fabrication  ppt
Vlsi design and fabrication ppt
 
Matching concept in Microelectronics
Matching concept in MicroelectronicsMatching concept in Microelectronics
Matching concept in Microelectronics
 
Layout02 (1)
Layout02 (1)Layout02 (1)
Layout02 (1)
 
High k dielectrics
High k dielectricsHigh k dielectrics
High k dielectrics
 
Twin well process
Twin well processTwin well process
Twin well process
 
Tunnel diode
Tunnel diodeTunnel diode
Tunnel diode
 
Introduction to SILVACO and MOSFET Simulation technique
Introduction to SILVACO and MOSFET Simulation techniqueIntroduction to SILVACO and MOSFET Simulation technique
Introduction to SILVACO and MOSFET Simulation technique
 
7. dopant diffusion 1,2 2013 microtech
7. dopant diffusion 1,2 2013 microtech7. dopant diffusion 1,2 2013 microtech
7. dopant diffusion 1,2 2013 microtech
 
Finfet
FinfetFinfet
Finfet
 
Ic technology- diffusion and ion implantation
Ic technology- diffusion and ion implantationIc technology- diffusion and ion implantation
Ic technology- diffusion and ion implantation
 
Latch up
Latch upLatch up
Latch up
 
IC Technology
IC Technology IC Technology
IC Technology
 
High electron mobility transistor
High electron mobility transistorHigh electron mobility transistor
High electron mobility transistor
 
MOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUETMOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUET
 
Cmos process flow
Cmos process flowCmos process flow
Cmos process flow
 

Viewers also liked

twin well cmos fabrication steps using Synopsys TCAD
twin well cmos fabrication steps using Synopsys TCADtwin well cmos fabrication steps using Synopsys TCAD
twin well cmos fabrication steps using Synopsys TCADTeam-VLSI-ITMU
 
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...prajon
 
CMOS N P Twin Tub Well Formation
CMOS N P Twin Tub Well FormationCMOS N P Twin Tub Well Formation
CMOS N P Twin Tub Well Formationazmathmoosa
 
T zak nima2010
T zak nima2010T zak nima2010
T zak nima2010tuanhsm
 
Review comments nt
Review comments ntReview comments nt
Review comments nttuanhsm
 
Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...
Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...
Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...https://www.facebook.com/garmentspace
 
CAD: Layout Extraction
CAD: Layout ExtractionCAD: Layout Extraction
CAD: Layout ExtractionTeam-VLSI-ITMU
 
Reduced ordered binary decision diagram
Reduced ordered binary decision diagramReduced ordered binary decision diagram
Reduced ordered binary decision diagramTeam-VLSI-ITMU
 
Acs ip-so c-10-tips-presentation
Acs ip-so c-10-tips-presentationAcs ip-so c-10-tips-presentation
Acs ip-so c-10-tips-presentationDesign And Reuse
 
Debjit New_Resume_Testing
Debjit New_Resume_TestingDebjit New_Resume_Testing
Debjit New_Resume_TestingDebjit Paul
 
Computer Aided Design: Global Routing
Computer Aided Design:  Global RoutingComputer Aided Design:  Global Routing
Computer Aided Design: Global RoutingTeam-VLSI-ITMU
 
SPICE Model of Honda solar cell
SPICE Model of Honda solar cellSPICE Model of Honda solar cell
SPICE Model of Honda solar cellTsuyoshi Horigome
 
Romeo & Juliet (1968)
Romeo & Juliet (1968)Romeo & Juliet (1968)
Romeo & Juliet (1968)mrc2407
 
Multisim 9 for educators
Multisim 9 for educatorsMultisim 9 for educators
Multisim 9 for educatorsdinhto1985
 

Viewers also liked (20)

twin well cmos fabrication steps using Synopsys TCAD
twin well cmos fabrication steps using Synopsys TCADtwin well cmos fabrication steps using Synopsys TCAD
twin well cmos fabrication steps using Synopsys TCAD
 
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
 
CMOS N P Twin Tub Well Formation
CMOS N P Twin Tub Well FormationCMOS N P Twin Tub Well Formation
CMOS N P Twin Tub Well Formation
 
T zak nima2010
T zak nima2010T zak nima2010
T zak nima2010
 
Review comments nt
Review comments ntReview comments nt
Review comments nt
 
Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...
Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...
Khảo sát bề dày vật liệu bằng phương pháp tán xạ ngược gamma sử dụng chương t...
 
CAD: Layout Extraction
CAD: Layout ExtractionCAD: Layout Extraction
CAD: Layout Extraction
 
Reduced ordered binary decision diagram
Reduced ordered binary decision diagramReduced ordered binary decision diagram
Reduced ordered binary decision diagram
 
RTX Kernal
RTX KernalRTX Kernal
RTX Kernal
 
scripting in Python
scripting in Pythonscripting in Python
scripting in Python
 
Acs ip-so c-10-tips-presentation
Acs ip-so c-10-tips-presentationAcs ip-so c-10-tips-presentation
Acs ip-so c-10-tips-presentation
 
Debjit New_Resume_Testing
Debjit New_Resume_TestingDebjit New_Resume_Testing
Debjit New_Resume_Testing
 
Computer Aided Design: Global Routing
Computer Aided Design:  Global RoutingComputer Aided Design:  Global Routing
Computer Aided Design: Global Routing
 
CAD: Floorplanning
CAD: Floorplanning CAD: Floorplanning
CAD: Floorplanning
 
WORKSHOP-Flyer
WORKSHOP-FlyerWORKSHOP-Flyer
WORKSHOP-Flyer
 
Top 10 Qualities of a QA Tester
Top 10 Qualities of a QA TesterTop 10 Qualities of a QA Tester
Top 10 Qualities of a QA Tester
 
SPICE Model of Honda solar cell
SPICE Model of Honda solar cellSPICE Model of Honda solar cell
SPICE Model of Honda solar cell
 
Romeo & Juliet (1968)
Romeo & Juliet (1968)Romeo & Juliet (1968)
Romeo & Juliet (1968)
 
Multisim 9 for educators
Multisim 9 for educatorsMultisim 9 for educators
Multisim 9 for educators
 
Multisim training in mohali
Multisim training in mohaliMultisim training in mohali
Multisim training in mohali
 

Similar to Nmos design using synopsys TCAD tool

Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...
Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...
Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...IOSR Journals
 
vlsi qb.docx imprtant questions for all units
vlsi qb.docx imprtant questions for all unitsvlsi qb.docx imprtant questions for all units
vlsi qb.docx imprtant questions for all unitsnitcse
 
CMOS VLSI design
CMOS VLSI designCMOS VLSI design
CMOS VLSI designRajan Kumar
 
Green droid ieee-micro
Green droid ieee-microGreen droid ieee-micro
Green droid ieee-microRAJENDRA469
 
Implementation of D Flip Flop using CMOS Technology
Implementation of D Flip Flop using CMOS TechnologyImplementation of D Flip Flop using CMOS Technology
Implementation of D Flip Flop using CMOS Technologyijtsrd
 
EELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docx
EELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docxEELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docx
EELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docxtoltonkendal
 
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATIONEVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATIONVLSICS Design
 
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET  CHARACTERISTICS BY TCAD SIMULATIONEVALUATION OF OPTICALLY ILLUMINATED MOSFET  CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATIONVLSICS Design
 
Design of CMOS Inverter for Low Power and High Speed using Mentor Graphics
Design of CMOS Inverter for Low Power and High Speed using Mentor GraphicsDesign of CMOS Inverter for Low Power and High Speed using Mentor Graphics
Design of CMOS Inverter for Low Power and High Speed using Mentor GraphicsIJEEE
 
Investigation and design of ion-implanted MOSFET based on (18 nm) channel length
Investigation and design of ion-implanted MOSFET based on (18 nm) channel lengthInvestigation and design of ion-implanted MOSFET based on (18 nm) channel length
Investigation and design of ion-implanted MOSFET based on (18 nm) channel lengthTELKOMNIKA JOURNAL
 
Vlsi Summer training report pdf
Vlsi Summer training report pdfVlsi Summer training report pdf
Vlsi Summer training report pdfGirjeshVerma2
 
VLSI NOTES.docx notes for vlsi ece deptmnt
VLSI NOTES.docx notes for vlsi ece deptmntVLSI NOTES.docx notes for vlsi ece deptmnt
VLSI NOTES.docx notes for vlsi ece deptmntnitcse
 
RBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistorRBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistorHema N
 
VLSI_chapter1.pptx
VLSI_chapter1.pptxVLSI_chapter1.pptx
VLSI_chapter1.pptxroyal sethi
 
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack TechniqueDesigning of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack TechniqueIJERA Editor
 

Similar to Nmos design using synopsys TCAD tool (20)

FinFET design
FinFET design FinFET design
FinFET design
 
Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...
Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...
Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD...
 
vlsi qb.docx imprtant questions for all units
vlsi qb.docx imprtant questions for all unitsvlsi qb.docx imprtant questions for all units
vlsi qb.docx imprtant questions for all units
 
CMOS VLSI design
CMOS VLSI designCMOS VLSI design
CMOS VLSI design
 
From APECE to ASML A Semiconductor Journey
From APECE to ASML A Semiconductor JourneyFrom APECE to ASML A Semiconductor Journey
From APECE to ASML A Semiconductor Journey
 
VLSI FUNDAMENTALS--ABU SYED KUET
VLSI FUNDAMENTALS--ABU SYED KUETVLSI FUNDAMENTALS--ABU SYED KUET
VLSI FUNDAMENTALS--ABU SYED KUET
 
Green droid ieee-micro
Green droid ieee-microGreen droid ieee-micro
Green droid ieee-micro
 
Implementation of D Flip Flop using CMOS Technology
Implementation of D Flip Flop using CMOS TechnologyImplementation of D Flip Flop using CMOS Technology
Implementation of D Flip Flop using CMOS Technology
 
EELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docx
EELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docxEELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docx
EELE 5331 Digital ASIC DesignLab ManualDr. Yushi Zhou.docx
 
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATIONEVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
 
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET  CHARACTERISTICS BY TCAD SIMULATIONEVALUATION OF OPTICALLY ILLUMINATED MOSFET  CHARACTERISTICS BY TCAD SIMULATION
EVALUATION OF OPTICALLY ILLUMINATED MOSFET CHARACTERISTICS BY TCAD SIMULATION
 
Design of CMOS Inverter for Low Power and High Speed using Mentor Graphics
Design of CMOS Inverter for Low Power and High Speed using Mentor GraphicsDesign of CMOS Inverter for Low Power and High Speed using Mentor Graphics
Design of CMOS Inverter for Low Power and High Speed using Mentor Graphics
 
Lect21
Lect21Lect21
Lect21
 
Investigation and design of ion-implanted MOSFET based on (18 nm) channel length
Investigation and design of ion-implanted MOSFET based on (18 nm) channel lengthInvestigation and design of ion-implanted MOSFET based on (18 nm) channel length
Investigation and design of ion-implanted MOSFET based on (18 nm) channel length
 
Vlsi Summer training report pdf
Vlsi Summer training report pdfVlsi Summer training report pdf
Vlsi Summer training report pdf
 
VLSI NOTES.docx notes for vlsi ece deptmnt
VLSI NOTES.docx notes for vlsi ece deptmntVLSI NOTES.docx notes for vlsi ece deptmnt
VLSI NOTES.docx notes for vlsi ece deptmnt
 
RBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistorRBL paper _Design_of_MIGFET_based_junctionless_transistor
RBL paper _Design_of_MIGFET_based_junctionless_transistor
 
VLSI_chapter1.pptx
VLSI_chapter1.pptxVLSI_chapter1.pptx
VLSI_chapter1.pptx
 
1549501456Lecture-1.pptx
1549501456Lecture-1.pptx1549501456Lecture-1.pptx
1549501456Lecture-1.pptx
 
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack TechniqueDesigning of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
 

More from Team-VLSI-ITMU

Placement in VLSI Design
Placement in VLSI DesignPlacement in VLSI Design
Placement in VLSI DesignTeam-VLSI-ITMU
 
CAD: introduction to floorplanning
CAD:  introduction to floorplanningCAD:  introduction to floorplanning
CAD: introduction to floorplanningTeam-VLSI-ITMU
 
Computer Aided Design: Layout Compaction
Computer Aided Design: Layout CompactionComputer Aided Design: Layout Compaction
Computer Aided Design: Layout CompactionTeam-VLSI-ITMU
 
Cmos inverter design using tanner 180nm technology
Cmos inverter design using tanner 180nm technologyCmos inverter design using tanner 180nm technology
Cmos inverter design using tanner 180nm technologyTeam-VLSI-ITMU
 
SRAM- Ultra low voltage operation
SRAM- Ultra low voltage operationSRAM- Ultra low voltage operation
SRAM- Ultra low voltage operationTeam-VLSI-ITMU
 
All opam assignment2_main
All opam assignment2_mainAll opam assignment2_main
All opam assignment2_mainTeam-VLSI-ITMU
 
MOSFET Small signal model
MOSFET Small signal modelMOSFET Small signal model
MOSFET Small signal modelTeam-VLSI-ITMU
 

More from Team-VLSI-ITMU (12)

Ch 6 randomization
Ch 6 randomizationCh 6 randomization
Ch 6 randomization
 
Intermediate Fabrics
Intermediate FabricsIntermediate Fabrics
Intermediate Fabrics
 
CNTFET
CNTFETCNTFET
CNTFET
 
Placement in VLSI Design
Placement in VLSI DesignPlacement in VLSI Design
Placement in VLSI Design
 
Linux Basics
Linux BasicsLinux Basics
Linux Basics
 
CAD: introduction to floorplanning
CAD:  introduction to floorplanningCAD:  introduction to floorplanning
CAD: introduction to floorplanning
 
Computer Aided Design: Layout Compaction
Computer Aided Design: Layout CompactionComputer Aided Design: Layout Compaction
Computer Aided Design: Layout Compaction
 
floor planning
floor planningfloor planning
floor planning
 
Cmos inverter design using tanner 180nm technology
Cmos inverter design using tanner 180nm technologyCmos inverter design using tanner 180nm technology
Cmos inverter design using tanner 180nm technology
 
SRAM- Ultra low voltage operation
SRAM- Ultra low voltage operationSRAM- Ultra low voltage operation
SRAM- Ultra low voltage operation
 
All opam assignment2_main
All opam assignment2_mainAll opam assignment2_main
All opam assignment2_main
 
MOSFET Small signal model
MOSFET Small signal modelMOSFET Small signal model
MOSFET Small signal model
 

Recently uploaded

Design For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startDesign For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startQuintin Balsdon
 
Engineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planesEngineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planesRAJNEESHKUMAR341697
 
Unleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapUnleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapRishantSharmaFr
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdfKamal Acharya
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptxJIT KUMAR GUPTA
 
A Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna MunicipalityA Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna MunicipalityMorshed Ahmed Rahath
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxSCMS School of Architecture
 
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...drmkjayanthikannan
 
DC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equationDC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equationBhangaleSonal
 
Standard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayStandard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayEpec Engineered Technologies
 
kiln thermal load.pptx kiln tgermal load
kiln thermal load.pptx kiln tgermal loadkiln thermal load.pptx kiln tgermal load
kiln thermal load.pptx kiln tgermal loadhamedmustafa094
 
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills KuwaitKuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwaitjaanualu31
 
Wadi Rum luxhotel lodge Analysis case study.pptx
Wadi Rum luxhotel lodge Analysis case study.pptxWadi Rum luxhotel lodge Analysis case study.pptx
Wadi Rum luxhotel lodge Analysis case study.pptxNadaHaitham1
 
Employee leave management system project.
Employee leave management system project.Employee leave management system project.
Employee leave management system project.Kamal Acharya
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiessarkmank1
 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptDineshKumar4165
 
School management system project Report.pdf
School management system project Report.pdfSchool management system project Report.pdf
School management system project Report.pdfKamal Acharya
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdfKamal Acharya
 

Recently uploaded (20)

Design For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startDesign For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the start
 
Engineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planesEngineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planes
 
Unleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leapUnleashing the Power of the SORA AI lastest leap
Unleashing the Power of the SORA AI lastest leap
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdf
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
 
A Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna MunicipalityA Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna Municipality
 
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
 
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
Unit 4_Part 1 CSE2001 Exception Handling and Function Template and Class Temp...
 
DC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equationDC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equation
 
Standard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power PlayStandard vs Custom Battery Packs - Decoding the Power Play
Standard vs Custom Battery Packs - Decoding the Power Play
 
kiln thermal load.pptx kiln tgermal load
kiln thermal load.pptx kiln tgermal loadkiln thermal load.pptx kiln tgermal load
kiln thermal load.pptx kiln tgermal load
 
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills KuwaitKuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
Kuwait City MTP kit ((+919101817206)) Buy Abortion Pills Kuwait
 
Wadi Rum luxhotel lodge Analysis case study.pptx
Wadi Rum luxhotel lodge Analysis case study.pptxWadi Rum luxhotel lodge Analysis case study.pptx
Wadi Rum luxhotel lodge Analysis case study.pptx
 
Employee leave management system project.
Employee leave management system project.Employee leave management system project.
Employee leave management system project.
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and properties
 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.ppt
 
School management system project Report.pdf
School management system project Report.pdfSchool management system project Report.pdf
School management system project Report.pdf
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdf
 

Nmos design using synopsys TCAD tool

  • 1. Presented By Rajesh Yadav (12ECP01P) M.Tech.(VLSI)- II Sem Itm University Under the Supervision of Dr. B. K DAS Ms. VANDANA KHANNA
  • 2. •Topics  Introduction  TCAD Tool Overview  Fabrication of NMOS Transistor  Simulation of NMOS Transistor  Analytical result  Future work
  • 3. •Introduction  MOS (Metal Oxide Semiconductor) transistor  Most promising active component for silicon VLSI circuits.  Main reasons for choosing MOS Transistor  Self isolating  Less processing steps  Can be made in bulksilicon
  • 4. • Tool Overview  Comercial TCAD began with formation of TMA in 1979.  Technology CAD is  Numeric simulation of Semiconductor Process and Device  Basic subprogram used i. Sentaurus Structure Editor ii. Sentaurus Process iii. Sentaurus Device iv. Sentaurus Workbench v. Tecplot vi. Inspect .
  • 5. Continues… • structures are generated or edited interactively using the GUI Sentaurus Structure Editor • A simulation process which is designing the Semiconductor Technology Sentaurus Process • Work as a device simulator • Finds the characteristics for each semiconductor device Sentaurus Device
  • 6. Continues… • A common platform to run various tools together. • Can add or remove various tools • Required file can be imported Sentaurus Workbench: • Basically used to view the structure of the device. • Also can plot the electrical or optical characteristic curve. Tecplot: • Used to view the different typed of electrical/optical behavior of the device. • Can not draw the structure of the device.Inspect:
  • 7. • Fabrication of NMOS Transistor To generate a command file of each prossing Steps Simulate the command line file in Sprocess to generate structure of device Simulate the device for its electrical characteristics(Sdevice) View the Results using Tecplot and Inspect
  • 8.  Creating a “filename_fps.cmd” file  Using command line directly.  Write command of each processing steps. (ample of writing command instructions for each process are available in Sentaurus user mannual)  Using SSE  Do On the journal to record command of each step is being done in structure editor  Generated Journal file (.jrl) can be renamed with extension “_fps.cmd” Continues…
  • 9.  A simple example to write the command for processing steps # step SD Implant implant phosphorus dose=1e+15 energy=15 // Source Drain Implantation with Phosphorus having concentration = 1×1015 atoms/cm3 and energy = 15KeV. Continues…
  • 10.  NMOS design involves following process flow.  Declare initial grid  Gate oxidation  Extract tox  Polysilicon deposition  Masking polysilicon  Etching polysilicon  LDD implantation  Spacer formation  SD implantation  SD Annealing  Making SD contacts  Reflect  Save final structure Continues…
  • 13. • Simulation of NMOS Transistor filename_des.cmd Sdevice Filename.plt Inspect
  • 14. Continues…  Drain Current Vs Gate Voltage Curve:
  • 15. • Analytical Results  I have done following variations in the device and observed the results . 1. Change in Silicon Oxide layer thickness 2. Change in Substrate doping 3. Change in channel length 4. Change in Source-Drain doping concentration (dose) 5. Change in Source-Drain doping energy
  • 16. Continues…  Change in Silicon Oxide layer thickness. Oxidation time Temperature(0C) Oxide layer thickness (tox) in μm Threshold Voltage (Vth) in Volt 5s 950 0.0066 0.53 10s 950 0.0101 0.58 15s 950 0.0130 0.59 20s 950 0.0154 0.56 25s 950 0.0176 0.62 30s 950 0.0196 0.63
  • 17. Continues…  Change Substrate dopping. Substrate doping Concentration (with Boron) /cm3 Depth of S-D diffusion in μm Threshold Voltage (Vth) in Volt 1×1016 0.24 0.1 1×1017 0.18 0.56 5×1017 0.17 0.80 1×1018 0.16 0.80
  • 18. Continues…  Change in channel length . Channel length (in μm) Threshold Voltage (Vth) in Volt 0.20 0.50 0.25 0.58 0.30 0.65
  • 19. Continues…  Change in Source-Drain doping concentration (dose) . Source-Drain implantation dose (with Phosphorus) /cm3 Source-Drain implantation energy in Kev Depth of S-D diffusion in μm Threshold Voltage (Vth) in Volt 1×1015 15 0.15 0.59 1×1016 15 0.17 0.58 1×1017 15 0.26 0.39 1×1018 15 0.33 0.10
  • 20. Continues…  Change in Source-Drain doping energy . Source-Drain imolantation energy (with Phosphorus) / in Kev S-D implantaion dose /cm3 Depth of S-D diffusion in μm Threshold Voltage (Vth) in Volt 15 1×1015 0.15 0.59 20 1×1015 0.155 0.59 30 1×1015 0.18 0.59 35 1×1015 0.19 0.585
  • 21.  A simple Model of NMOS Transistor has been designed using Synopsys TCAD.  Device simulation has been done and its different characteristics observed.  Effects on device due to changes in various design parameters has been analyzed. • Conclusion
  • 22.  Till now I have done the fabrication of  pn junction diode  NMOS Transistor  PMOS Transistor. But in future I would like to work on FINFET, SOIFET and also on CNTFET (Right now this is not available in Synopsis TCAD )  I have worked only on 2D tool but in future I would like to work also on 3D tool. • Future work
  • 23. [1] Karthick Murukesan, Narsimha Rao Mavilla, “Towards Fabrication of Low Cost High Efficiency c-Si Solar Cells:Progress and Optimisation Using TCAD Simulation Study” ,India, IEEE 2011. [2] M. S. Bahrudin, S.F. Abdullah and I. Ahmad, “Statistical Modeling of Solar Cell using Taguchi Method and TCAD Tool” ,Malaysia, IEEE 2012. [3] Michael Duane, “The Role of TCAD in Compact Modelling ” , 3320 Scott Blvd.,MS 1148,Santa Clara,CA. [4] Sentaurus tool User Guide https://solvnet.synopsys.com.. • Refrences

Editor's Notes

  1. TMA- Technology Modeling Associates