Renjini has over 8 years of experience in FPGA and ASIC design using VHDL and Verilog. She has expertise in digital design, processor architectures, and validation of FPGA boards. Some of her projects include designing FIR filters, USB specifications, and integrating peripherals into an SoC. She is skilled in languages like VHDL, Verilog, and C. Renjini holds an MTech in VLSI design and has worked on telecom products at Cyient and Tech Mahindra.