This summary provides the key details about the document in 3 sentences:
The document describes the implementation of a 1.2-V 500-MHz programmable gain amplifier (PGA) for high-definition video digitizers in a 65-nm CMOS process. The PGA uses a pseudo switched-capacitor architecture that buffers the video signal without switching during active video and uses the switched-capacitor circuitry for setup of the DC operating point during blanking periods. Simulation results show the PGA maintains -3dB bandwidth of 550 MHz and distortion of -60dB for a 30-MHz 850mVpp HD video signal while consuming 10.4mW power.