SlideShare a Scribd company logo
1 of 4
Download to read offline
VLSI Projects--
S NO IEEE TITLE
1 2017 Efficient Hardware Implementation of Probabilistic Gradient Descent Bit-Flipping
2 2017 Reliability Enhancement of Low-power sequential circuits using reconfigurable Pulsed Latches
3 2017 Design for testability of sleep convention logic
4 2017 LFSR-Based Generation of Multi cycle Tests
5 2017 Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST
6 2017 Low-Power Scan-Based Built-In Self-Test Based on Weighted Pseudorandom Test Pattern
Generation and Reseeding
7 2017 A Bit plane Decomposition Matrix Based VLSI Integer Transform Architecture for HEVC
8 2017 Low Complexity and Critical Path based VLSI Architecture for LMS Adaptive Filter using
Distributed Arithmetic
9 2017 Probabilistic Error Modeling for Approximate Adders
10 2017 Fault Space Transformation: A Generic Approach to Counter Differential Fault Analysis and
Differential Fault Intensity Analysis on AES-like Block Ciphers
11 2017 Weighted Partitioning for Fast Multiplierless Multiple-Constant Convolution Circuit
12 2017 Efficient RNS Scalers for the Extended Three-Moduli Set (2n -1; 2n+p; 2n + 1)
13 2017 Reconfigurable Constant Multiplication for FPGAs
14 2017 DLAU: A Scalable Deep Learning Accelerator Uniton FPGA
15 2017 Optimization of Constant Matrix Multiplication with Low Power and High Throughput
16 2017 An Optimized 3x3 Shift and Add Multiplier on FPGA
17 2017 Low Latency and Low Error Floating-Point Sine/Cosine Function Based TCORDIC Algorithm
18 2017 RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient
Digital Signal Processing
19 2017 RAP-CLA: A Reconfigurable Approximate Carry Look-Ahead Adder
20 2017 Probabilistic Error Analysis of Approximate Recursive Multipliers
21 2017 Optimal Design of Reversible Parity Preserving New Full Adder / Full Subtractor
22 2017 On the Implementation of Computation-in-Memory Parallel Adder
23 2017 Improved 64-bit Radix-16 Booth Multiplier Based on Partial Product Array Height Reduction
24 2017 High-Speed and Low-Power VLSI-Architecture for Inexact Speculative Adder
25 2017 High Performance Parallel Decimal Multipliers using Hybrid BCD Codes
26 2017 Energy-Efficient Approximate Multiplier Design using Bit Significance-Driven Logic Compression
27 2017 Design and Analysis of Multiplier Using Approximate 15-4 Compressor
28 2017 Sign-Magnitude Encoding for Efficient VLSI Realization of Decimal Multiplication
29 2017 Majority-Logic-Optimized Parallel Prefix Carry Look-Ahead Adder Families Using Adiabatic
Quantum-Flux-Parametron Logic
30 2017 Energy-Efficient VLSI Realization of Binary64 Division With Redundant Number Systems
Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38.
web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com,
www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.
VLSI Projects--
31 2017 DSP48E Efficient Floating Point Multiplier Architectures on FPGA
32 2017 Fast Energy Efficient Radix-16 Sequential Multiplier
33 2017 A Residue-to-Binary Converter for the Extended Four-Moduli Set {2n− 1, 2n+ 1, 22n+ 1, 22n+p}
34 2017 Majority Logic Formulations for Parallel Adder Designs at Reduced Delay and Circuit Complexity
35 2017 Design And Synthesis Of Combinational Circuits Using Reversible Decoder In Xilinx
36 2017 Design of Approximate Radix-4 Booth Multipliers for Error-Tolerant Computing
37 2017 Design of Power and Area Efficient Approximate Multipliers
38 2017 Dual-Quality 4:2 Compressors for Utilizing in Dynamic Accuracy Configurable Multipliers
39 2017 A Slack-based Approach to Efficiently Deploy Radix 8 Booth Multipliers
40 2017 A Low Error Energy-Efficient Fixed-Width Booth Multiplier with Sign-Digit-Based Conditional
Probability Estimation
41 2016 Design of high speed multiplier using Modified Booth Algorithm with hybrid carry look-ahead adder
42 2016 An Improved Design of a Reversible Fault Tolerant LUT-Based FPGA
43 2016 Energy-Aware Scheduling of FIR Filter Structures using a Timed Automata Model
44 2016 Design Of High Speed Multiplier Using Modified Booth Algorithm With Hybrid Carry Look-Ahead
Adder
45 2016 Design Of Low Power, High Performance 2-4 And 4-16 Mixed-Logic Line Decoders
46 2016 High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of Supply
Voltage Levels
47 2016 Design of Register File using Reversible Logic
48 2016 Low-Quantum Cost Circuit Constructions for Adder and Symmetric Boolean Functions
49 2016 Squaring in Reversible Logic using Zero Garbage and Reduced Ancillary inputs
50 2016 Improved Synthesis of Reversible Sequential Circuits
51 2016 A Low-Power Robust Easily Cascaded Pentamtj-Based Combinational And Sequential Circuits
52 2016 Low-Power Ask Detector For Low Modulation Indexes And Rail-To-Rail Input Range
53 2016 A Low-Power Incremental Delta–Sigma Adc For Cmos Image Sensors
54 2016 A 55-Ghz-Bandwidth Track-And-Hold Amplifier In 28-Nm Low-Power Cmos
55 2016 A Low Power Trainable Neuromorphic Integrated Circuit That Is Tolerant To Device Mismatch
56 2016 Pns-Fcr: Flexible Charge Recycling Dynamic Circuit Technique For Low-Power Microprocessors
57 2016 Low-Power Variation-Tolerant Nonvolatile Lookup Table Design
58 2016 Dual Use Of Power Lines For Design-For-Testability—A Cmos Receiver Design
59 2016 A 28 nm Configurable Memory (TCAM/BCAM/SRAM) Using Push-Rule 6T Bit Cell Enabling
Logic-in-Memory
60 2016 Arithmetic algorithms for extended precision using floating-point expansions
61 2016 Hybrid Lut/Multiplexer Fpga Logic Architectures
62 2016 Hardware And Energy-Efficient Stochastic Lu Decomposition Scheme For Mimo Receivers
63 2016 Input-Based Dynamic Reconfiguration Of Approximate Arithmetic Units For Video Encoding
Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38.
web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com,
www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.
VLSI Projects--
64 2016 High-Speedand Energy-Efficient Carry Skip Adder Operating Under A Wide Rangeof Supply
Voltage Levels
65 2016 VLSI Design for Convolutive Blind Source Separation
66 2016 A High-Speed FPGA Implementation of an RSD-Based ECC Processor
67 2016 Low-Cost High-Performance Vlsi Architecture For Montgomery Modular Multiplication
68 2016 High Speed Hybrid Double Multiplication Architectures Using New Serial-Out Bit- Level
Mastrovito Multipliers
69 2016 A Normal I/O Order Radix-2 Fft Architecture To Process Twin Data Streams For Mimo
70 2016 A Cellular Network Architecture With Polynomial Weight Functions
71 2016 A Modified Partial Product Generator For Redundant Binary Multipliers
72 2016 A High Throughput List Decoder Architecture for Polar Codes
73 2016 A Novel Coding Scheme For Secure Communications In Distributed Rfid Systems
74 2016 Design for Testability of Sleep Convention Logic
75 2016 Memory-Reduced Turbo Decoding Architecture Using Nii Metric Compression
76 2016 An Efficient Single and Double-Adjacent Error Correcting Parallel Decoder for the (24,12) Extended
Golay Code
77 2016 Low-Power Parallel Chien Search Architecture Using A Two-Step Approach
78 2016 Fault Tolerant Parallel Ffts Using Error Correction Codes And Parseval Checks
79 2016 Concept, Design, And Implementation Of Reconfigurable Cordic
80 2016 On Efficient Retiming Of Fixed-Point Circuits
81 2016 A Method to Design Single Error Correction Codes With Fast Decoding for a Subset of Critical Bits
82 2016 A High-Performance Fir Filter Architecture For Fixed And Reconfigurable Applications
83 2016 Flexible Dsp Accelerator Architecture Exploiting Carry-Save Arithmetic
84 2016 Floating-Point Butterfly Architecture Based on Binary Signed-Digit Representation
85 2016 Pre-Encoded Multipliers Based On Non-Redundant Radix-4 Signed-Digit Encoding
86 2015 Reliable and Error Detection Architectures of Pomaranch for False-Alarm-Sensitive Cryptographic
Applications
87 2015 RECURSIVE APPROACH TO THE DESIGN OF A PARALLEL SELF-TIMED ADDER
88 2015 A novel approach to realize Built-in-self-test(BIST) enabled UART using VHDL
89 2015 LOW-POWER AND AREA-EFFICIENT SHIFT REGISTER USING PULSED LATCHES
90 2015 High Speed Convolution And Deconvolution Algorithm Based On Ancient Indian Vedic
Mathematics
91 2015 A 5.8-GHz Wideband TSPC Divide-by-16/17 Dual Modulus Prescaler
92 2015 A GENERALIZED ALGORITHM AND RECONFIGURABLE ARCHITECTURE FOR
EFFICIENT AND SCALABLE ORTHOGONAL APPROXIMATION OF DCT
93 2015 DESIGN AND IMPLEMENTATION OF AREA-OPTIMIZED AES BASED ON FPGA
94 2015 RECURSIVE APPROACH TO THE DESIGN OF A PARALLEL SELF-TIMED ADDER
Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38.
web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com,
www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.
VLSI Projects--
95 2015 Energy and Area Efficient Three-Input XOR/XNORs With Systematic Cell Design Methodology
96 2015 RELIABLE AND ERROR DETECTION ARCHITECTURES OF POMARANCH FOR
FALSE-ALARM-SENSITIVE CRYPTOGRAPHIC APPLICATIONS
97 2015 A NOVEL AREA-EFFICIENT VLSI ARCHITECTURE FOR RECURSION COMPUTATION IN
LTE TURBO DECODERS
98 2015 NON-BINARY ORTHOGONAL LATIN SQUARE CODES FOR A MULTILEVEL PHASE
CHARGE MEMORY (PCM)
99 2015 LOW-POWER PROGRAMMABLE PRPG WITH TEST COMPRESSION CAPABILITIES
100 2015 LOW-POWER AND AREA-EFFICIENT SHIFT REGISTER USING PULSED LATCHES
101 2015 A LOW-POWER HYBRID RO PUF WITH IMPROVED THERMAL STABILITY FOR LIGHT
WEIGHT APPLICATIONS
102 2015 Area-Efficient Fixed-Width Squarer with Dynamic Error-Compensation Circuit
103 2015 A 28 nm Configurable Memory (TCAM/BCAM/SRAM) Using Push-Rule 6T Bit Cell Enabling
Logic-in-Memory
104 2014 A Decimal / Binary Multi-operand Adder using a Fast Binary to Decimal Converter
105 2014 Design and Development of FPGA Based Low Power Pipelined 64-Bit RISe Processor with Double
Precision Floating Point Unit
106 2014 Comments on “Self-Checking Carry-Select Adder Design Based on Two-Rail Encoding―
107 2014 A Fully Static Topologically-Compressed 21-Transistor Flip-Flop With 75% Power Saving
Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38.
web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com,
www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.

More Related Content

What's hot

Ieeee 2014 vlsi completed projects
Ieeee 2014 vlsi completed projectsIeeee 2014 vlsi completed projects
Ieeee 2014 vlsi completed projectsHarish PG
 
2016 IEEE VLSI TITES FROM MSR PROJECTS-9581464142
2016 IEEE VLSI TITES FROM MSR PROJECTS-95814641422016 IEEE VLSI TITES FROM MSR PROJECTS-9581464142
2016 IEEE VLSI TITES FROM MSR PROJECTS-9581464142MSR PROJECTS
 
Vlsi projects
Vlsi projectsVlsi projects
Vlsi projectsshahu2212
 
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Vlsi IEEE 2014 titles  2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...Vlsi IEEE 2014 titles  2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...S3 Infotech IEEE Projects
 
International Journal of Engineering Research and Development
International Journal of Engineering Research and DevelopmentInternational Journal of Engineering Research and Development
International Journal of Engineering Research and DevelopmentIJERD Editor
 
VLSI IEEE 2012 Project @ Hades InfoTech
VLSI IEEE 2012 Project @ Hades InfoTechVLSI IEEE 2012 Project @ Hades InfoTech
VLSI IEEE 2012 Project @ Hades InfoTechHades InfoTech Pvt Ltd
 
Software-Defined Simulations for Continuous Development of Cloud and Data Cen...
Software-Defined Simulations for Continuous Development of Cloud and Data Cen...Software-Defined Simulations for Continuous Development of Cloud and Data Cen...
Software-Defined Simulations for Continuous Development of Cloud and Data Cen...Pradeeban Kathiravelu, Ph.D.
 
Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...
Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...
Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...Pradeeban Kathiravelu, Ph.D.
 
2017 18 ieee vlsi titles,IEEE 2017-18 BULK NS2 PROJECTS TITLES,IEEE 2017-18...
2017 18 ieee vlsi titles,IEEE 2017-18  BULK  NS2 PROJECTS TITLES,IEEE 2017-18...2017 18 ieee vlsi titles,IEEE 2017-18  BULK  NS2 PROJECTS TITLES,IEEE 2017-18...
2017 18 ieee vlsi titles,IEEE 2017-18 BULK NS2 PROJECTS TITLES,IEEE 2017-18...Nexgen Technology
 
Iaetsd multioperand redundant adders on fpg as
Iaetsd multioperand redundant adders on fpg asIaetsd multioperand redundant adders on fpg as
Iaetsd multioperand redundant adders on fpg asIaetsd Iaetsd
 
A dynamically reconfigurable multi asip architecture for multistandard and mu...
A dynamically reconfigurable multi asip architecture for multistandard and mu...A dynamically reconfigurable multi asip architecture for multistandard and mu...
A dynamically reconfigurable multi asip architecture for multistandard and mu...LeMeniz Infotech
 
Addressing Emerging Challenges in Designing HPC Runtimes
Addressing Emerging Challenges in Designing HPC RuntimesAddressing Emerging Challenges in Designing HPC Runtimes
Addressing Emerging Challenges in Designing HPC Runtimesinside-BigData.com
 
Update on the Mont-Blanc Project for ARM-based HPC
Update on the Mont-Blanc Project for ARM-based HPCUpdate on the Mont-Blanc Project for ARM-based HPC
Update on the Mont-Blanc Project for ARM-based HPCinside-BigData.com
 
LEGaTO: Software Stack Runtimes
LEGaTO: Software Stack RuntimesLEGaTO: Software Stack Runtimes
LEGaTO: Software Stack RuntimesLEGATO project
 

What's hot (19)

Ieeee 2014 vlsi completed projects
Ieeee 2014 vlsi completed projectsIeeee 2014 vlsi completed projects
Ieeee 2014 vlsi completed projects
 
2016 IEEE VLSI TITES FROM MSR PROJECTS-9581464142
2016 IEEE VLSI TITES FROM MSR PROJECTS-95814641422016 IEEE VLSI TITES FROM MSR PROJECTS-9581464142
2016 IEEE VLSI TITES FROM MSR PROJECTS-9581464142
 
Vlsi projects
Vlsi projectsVlsi projects
Vlsi projects
 
2013 IEEE M.tech vlsi
2013 IEEE M.tech vlsi2013 IEEE M.tech vlsi
2013 IEEE M.tech vlsi
 
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Vlsi IEEE 2014 titles  2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...Vlsi IEEE 2014 titles  2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
 
Ieee Vlsi Titles
Ieee Vlsi TitlesIeee Vlsi Titles
Ieee Vlsi Titles
 
International Journal of Engineering Research and Development
International Journal of Engineering Research and DevelopmentInternational Journal of Engineering Research and Development
International Journal of Engineering Research and Development
 
Flow Solver: HiFUN
Flow Solver: HiFUNFlow Solver: HiFUN
Flow Solver: HiFUN
 
VLSI IEEE 2012 Project @ Hades InfoTech
VLSI IEEE 2012 Project @ Hades InfoTechVLSI IEEE 2012 Project @ Hades InfoTech
VLSI IEEE 2012 Project @ Hades InfoTech
 
IEEE-2016-2017-TITLES
IEEE-2016-2017-TITLESIEEE-2016-2017-TITLES
IEEE-2016-2017-TITLES
 
Vlsi titles
Vlsi titlesVlsi titles
Vlsi titles
 
Software-Defined Simulations for Continuous Development of Cloud and Data Cen...
Software-Defined Simulations for Continuous Development of Cloud and Data Cen...Software-Defined Simulations for Continuous Development of Cloud and Data Cen...
Software-Defined Simulations for Continuous Development of Cloud and Data Cen...
 
Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...
Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...
Selective Redundancy in Network-as-a-Service: Differentiated QoS in Multi-Ten...
 
2017 18 ieee vlsi titles,IEEE 2017-18 BULK NS2 PROJECTS TITLES,IEEE 2017-18...
2017 18 ieee vlsi titles,IEEE 2017-18  BULK  NS2 PROJECTS TITLES,IEEE 2017-18...2017 18 ieee vlsi titles,IEEE 2017-18  BULK  NS2 PROJECTS TITLES,IEEE 2017-18...
2017 18 ieee vlsi titles,IEEE 2017-18 BULK NS2 PROJECTS TITLES,IEEE 2017-18...
 
Iaetsd multioperand redundant adders on fpg as
Iaetsd multioperand redundant adders on fpg asIaetsd multioperand redundant adders on fpg as
Iaetsd multioperand redundant adders on fpg as
 
A dynamically reconfigurable multi asip architecture for multistandard and mu...
A dynamically reconfigurable multi asip architecture for multistandard and mu...A dynamically reconfigurable multi asip architecture for multistandard and mu...
A dynamically reconfigurable multi asip architecture for multistandard and mu...
 
Addressing Emerging Challenges in Designing HPC Runtimes
Addressing Emerging Challenges in Designing HPC RuntimesAddressing Emerging Challenges in Designing HPC Runtimes
Addressing Emerging Challenges in Designing HPC Runtimes
 
Update on the Mont-Blanc Project for ARM-based HPC
Update on the Mont-Blanc Project for ARM-based HPCUpdate on the Mont-Blanc Project for ARM-based HPC
Update on the Mont-Blanc Project for ARM-based HPC
 
LEGaTO: Software Stack Runtimes
LEGaTO: Software Stack RuntimesLEGaTO: Software Stack Runtimes
LEGaTO: Software Stack Runtimes
 

Similar to m.tech VLSI-2017-18 --9581464142-msr projects

Vlsi 2020 21_titles
Vlsi 2020 21_titles Vlsi 2020 21_titles
Vlsi 2020 21_titles MSR PROJECTS
 
M.tech vlsi list 2014 15
M.tech vlsi list 2014 15M.tech vlsi list 2014 15
M.tech vlsi list 2014 15SAK Informatics
 
Vlsi 2016 17--- m.tech-9581464142
Vlsi 2016 17--- m.tech-9581464142Vlsi 2016 17--- m.tech-9581464142
Vlsi 2016 17--- m.tech-9581464142MSR PROJECTS
 
Vlsi list b.tect -9581464142
Vlsi list b.tect -9581464142Vlsi list b.tect -9581464142
Vlsi list b.tect -9581464142MSR PROJECTS
 
New vlsi list 2015 only
New vlsi list 2015 onlyNew vlsi list 2015 only
New vlsi list 2015 onlyMSR PROJECTS
 
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...Manoj Subramanian
 
VLSI IEEE B.E/B.Tech 2014-15 TITLES
VLSI IEEE B.E/B.Tech 2014-15 TITLESVLSI IEEE B.E/B.Tech 2014-15 TITLES
VLSI IEEE B.E/B.Tech 2014-15 TITLES360° Corp
 
M.Tech VLSI List of new titles for the year 2014
M.Tech VLSI List of new titles for the year 2014 M.Tech VLSI List of new titles for the year 2014
M.Tech VLSI List of new titles for the year 2014 SAK Informatics
 
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennaiIeee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennaiNexgen Technology
 
M.tech vlsi -ieee 2015
M.tech vlsi -ieee 2015M.tech vlsi -ieee 2015
M.tech vlsi -ieee 2015MSR PROJECTS
 
Pantech vlsi [xilinx ise & spartan fpga] 2016-17
Pantech  vlsi [xilinx ise & spartan fpga] 2016-17Pantech  vlsi [xilinx ise & spartan fpga] 2016-17
Pantech vlsi [xilinx ise & spartan fpga] 2016-17Java Team
 

Similar to m.tech VLSI-2017-18 --9581464142-msr projects (20)

Vlsi 2020 21_titles
Vlsi 2020 21_titles Vlsi 2020 21_titles
Vlsi 2020 21_titles
 
Nexgen tech vlsi 2016
Nexgen  tech vlsi 2016Nexgen  tech vlsi 2016
Nexgen tech vlsi 2016
 
VLSI TITLES 2022- 23.pdf
VLSI TITLES 2022- 23.pdfVLSI TITLES 2022- 23.pdf
VLSI TITLES 2022- 23.pdf
 
M.tech vlsi list 2014 15
M.tech vlsi list 2014 15M.tech vlsi list 2014 15
M.tech vlsi list 2014 15
 
Vlsi 2016 17--- m.tech-9581464142
Vlsi 2016 17--- m.tech-9581464142Vlsi 2016 17--- m.tech-9581464142
Vlsi 2016 17--- m.tech-9581464142
 
Vlsi 2015 2016 ieee project list-(m)
Vlsi 2015 2016 ieee project list-(m)Vlsi 2015 2016 ieee project list-(m)
Vlsi 2015 2016 ieee project list-(m)
 
VLSI 2014 LIST
VLSI 2014 LISTVLSI 2014 LIST
VLSI 2014 LIST
 
Vlsi list b.tect -9581464142
Vlsi list b.tect -9581464142Vlsi list b.tect -9581464142
Vlsi list b.tect -9581464142
 
VLSI based final year project topics and ideas
VLSI based final year project topics and ideas VLSI based final year project topics and ideas
VLSI based final year project topics and ideas
 
New vlsi list 2015 only
New vlsi list 2015 onlyNew vlsi list 2015 only
New vlsi list 2015 only
 
Vlsi ieee 2014 project titles
Vlsi ieee 2014 project titlesVlsi ieee 2014 project titles
Vlsi ieee 2014 project titles
 
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
 
Embedded 2015
Embedded 2015Embedded 2015
Embedded 2015
 
VLSI IEEE titles Adrit solutions
VLSI IEEE titles Adrit solutionsVLSI IEEE titles Adrit solutions
VLSI IEEE titles Adrit solutions
 
VLSI IEEE B.E/B.Tech 2014-15 TITLES
VLSI IEEE B.E/B.Tech 2014-15 TITLESVLSI IEEE B.E/B.Tech 2014-15 TITLES
VLSI IEEE B.E/B.Tech 2014-15 TITLES
 
Vlsi b.tech 2014 15
Vlsi b.tech 2014 15Vlsi b.tech 2014 15
Vlsi b.tech 2014 15
 
M.Tech VLSI List of new titles for the year 2014
M.Tech VLSI List of new titles for the year 2014 M.Tech VLSI List of new titles for the year 2014
M.Tech VLSI List of new titles for the year 2014
 
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennaiIeee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
 
M.tech vlsi -ieee 2015
M.tech vlsi -ieee 2015M.tech vlsi -ieee 2015
M.tech vlsi -ieee 2015
 
Pantech vlsi [xilinx ise & spartan fpga] 2016-17
Pantech  vlsi [xilinx ise & spartan fpga] 2016-17Pantech  vlsi [xilinx ise & spartan fpga] 2016-17
Pantech vlsi [xilinx ise & spartan fpga] 2016-17
 

More from MSR PROJECTS

Electronics engineering- Embedded system projects
Electronics engineering- Embedded system projectsElectronics engineering- Embedded system projects
Electronics engineering- Embedded system projectsMSR PROJECTS
 
Iot projects 2021-2022
Iot projects 2021-2022Iot projects 2021-2022
Iot projects 2021-2022MSR PROJECTS
 
Robotics list from msr projects
Robotics list from msr projectsRobotics list from msr projects
Robotics list from msr projectsMSR PROJECTS
 
Electrical simulation 20 21 projects list
Electrical simulation 20 21 projects listElectrical simulation 20 21 projects list
Electrical simulation 20 21 projects listMSR PROJECTS
 
2021- 22 IEEE JAVA Projects
2021- 22 IEEE JAVA Projects 2021- 22 IEEE JAVA Projects
2021- 22 IEEE JAVA Projects MSR PROJECTS
 
Python (ml ai block chain) projects- 2021-2022
Python (ml ai block chain) projects- 2021-2022Python (ml ai block chain) projects- 2021-2022
Python (ml ai block chain) projects- 2021-2022MSR PROJECTS
 
Python (ml ai block chain) projects
Python (ml ai block chain) projectsPython (ml ai block chain) projects
Python (ml ai block chain) projectsMSR PROJECTS
 
ieee Power systems projects 2017-18--9581464142
ieee Power systems projects  2017-18--9581464142ieee Power systems projects  2017-18--9581464142
ieee Power systems projects 2017-18--9581464142MSR PROJECTS
 
Civil m.tech latest projects-9581464142
Civil m.tech latest projects-9581464142Civil m.tech latest projects-9581464142
Civil m.tech latest projects-9581464142MSR PROJECTS
 
2016 java - projects list-9581464142
2016  java -  projects list-95814641422016  java -  projects list-9581464142
2016 java - projects list-9581464142MSR PROJECTS
 
mtech Power systems projects list-2016-17-9581464142
mtech Power systems projects list-2016-17-9581464142mtech Power systems projects list-2016-17-9581464142
mtech Power systems projects list-2016-17-9581464142MSR PROJECTS
 
Mtech power system(2016 17)
Mtech power system(2016 17)Mtech power system(2016 17)
Mtech power system(2016 17)MSR PROJECTS
 
M.tech(power electroics)(2016 17)
M.tech(power electroics)(2016 17) M.tech(power electroics)(2016 17)
M.tech(power electroics)(2016 17) MSR PROJECTS
 
2016 java - projects list
2016  java -  projects list2016  java -  projects list
2016 java - projects listMSR PROJECTS
 
2016 bigdata - projects list
2016   bigdata - projects list2016   bigdata - projects list
2016 bigdata - projects listMSR PROJECTS
 
Mtech power system(2016 17)
Mtech power system(2016 17)Mtech power system(2016 17)
Mtech power system(2016 17)MSR PROJECTS
 
Latest M.Tech power system Projects (2016 17)
Latest M.Tech power system Projects (2016 17)Latest M.Tech power system Projects (2016 17)
Latest M.Tech power system Projects (2016 17)MSR PROJECTS
 
powerelectronics 2015
 powerelectronics 2015 powerelectronics 2015
powerelectronics 2015MSR PROJECTS
 
dip and dsp m.tech 2015 ieee
dip and dsp  m.tech 2015 ieee  dip and dsp  m.tech 2015 ieee
dip and dsp m.tech 2015 ieee MSR PROJECTS
 

More from MSR PROJECTS (20)

Electronics engineering- Embedded system projects
Electronics engineering- Embedded system projectsElectronics engineering- Embedded system projects
Electronics engineering- Embedded system projects
 
Iot projects 2021-2022
Iot projects 2021-2022Iot projects 2021-2022
Iot projects 2021-2022
 
Robotics list from msr projects
Robotics list from msr projectsRobotics list from msr projects
Robotics list from msr projects
 
Electrical simulation 20 21 projects list
Electrical simulation 20 21 projects listElectrical simulation 20 21 projects list
Electrical simulation 20 21 projects list
 
2021- 22 IEEE JAVA Projects
2021- 22 IEEE JAVA Projects 2021- 22 IEEE JAVA Projects
2021- 22 IEEE JAVA Projects
 
Python (ml ai block chain) projects- 2021-2022
Python (ml ai block chain) projects- 2021-2022Python (ml ai block chain) projects- 2021-2022
Python (ml ai block chain) projects- 2021-2022
 
Python (ml ai block chain) projects
Python (ml ai block chain) projectsPython (ml ai block chain) projects
Python (ml ai block chain) projects
 
ieee Power systems projects 2017-18--9581464142
ieee Power systems projects  2017-18--9581464142ieee Power systems projects  2017-18--9581464142
ieee Power systems projects 2017-18--9581464142
 
Civil m.tech latest projects-9581464142
Civil m.tech latest projects-9581464142Civil m.tech latest projects-9581464142
Civil m.tech latest projects-9581464142
 
2016 java - projects list-9581464142
2016  java -  projects list-95814641422016  java -  projects list-9581464142
2016 java - projects list-9581464142
 
mtech Power systems projects list-2016-17-9581464142
mtech Power systems projects list-2016-17-9581464142mtech Power systems projects list-2016-17-9581464142
mtech Power systems projects list-2016-17-9581464142
 
Mtech power system(2016 17)
Mtech power system(2016 17)Mtech power system(2016 17)
Mtech power system(2016 17)
 
M.tech(power electroics)(2016 17)
M.tech(power electroics)(2016 17) M.tech(power electroics)(2016 17)
M.tech(power electroics)(2016 17)
 
2016 java - projects list
2016  java -  projects list2016  java -  projects list
2016 java - projects list
 
2016 bigdata - projects list
2016   bigdata - projects list2016   bigdata - projects list
2016 bigdata - projects list
 
Mtech power system(2016 17)
Mtech power system(2016 17)Mtech power system(2016 17)
Mtech power system(2016 17)
 
Latest M.Tech power system Projects (2016 17)
Latest M.Tech power system Projects (2016 17)Latest M.Tech power system Projects (2016 17)
Latest M.Tech power system Projects (2016 17)
 
powerelectronics 2015
 powerelectronics 2015 powerelectronics 2015
powerelectronics 2015
 
Java 2015
Java 2015Java 2015
Java 2015
 
dip and dsp m.tech 2015 ieee
dip and dsp  m.tech 2015 ieee  dip and dsp  m.tech 2015 ieee
dip and dsp m.tech 2015 ieee
 

Recently uploaded

main PPT.pptx of girls hostel security using rfid
main PPT.pptx of girls hostel security using rfidmain PPT.pptx of girls hostel security using rfid
main PPT.pptx of girls hostel security using rfidNikhilNagaraju
 
DATA ANALYTICS PPT definition usage example
DATA ANALYTICS PPT definition usage exampleDATA ANALYTICS PPT definition usage example
DATA ANALYTICS PPT definition usage examplePragyanshuParadkar1
 
Call Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call GirlsCall Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call Girlsssuser7cb4ff
 
GDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentationGDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentationGDSCAESB
 
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdfCCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdfAsst.prof M.Gokilavani
 
Call Girls Delhi {Jodhpur} 9711199012 high profile service
Call Girls Delhi {Jodhpur} 9711199012 high profile serviceCall Girls Delhi {Jodhpur} 9711199012 high profile service
Call Girls Delhi {Jodhpur} 9711199012 high profile servicerehmti665
 
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionSachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionDr.Costas Sachpazis
 
Application of Residue Theorem to evaluate real integrations.pptx
Application of Residue Theorem to evaluate real integrations.pptxApplication of Residue Theorem to evaluate real integrations.pptx
Application of Residue Theorem to evaluate real integrations.pptx959SahilShah
 
HARMONY IN THE NATURE AND EXISTENCE - Unit-IV
HARMONY IN THE NATURE AND EXISTENCE - Unit-IVHARMONY IN THE NATURE AND EXISTENCE - Unit-IV
HARMONY IN THE NATURE AND EXISTENCE - Unit-IVRajaP95
 
CCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdf
CCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdfCCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdf
CCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdfAsst.prof M.Gokilavani
 
Electronically Controlled suspensions system .pdf
Electronically Controlled suspensions system .pdfElectronically Controlled suspensions system .pdf
Electronically Controlled suspensions system .pdfme23b1001
 
Effects of rheological properties on mixing
Effects of rheological properties on mixingEffects of rheological properties on mixing
Effects of rheological properties on mixingviprabot1
 
CCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdf
CCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdfCCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdf
CCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdfAsst.prof M.Gokilavani
 
complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...asadnawaz62
 
IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024Mark Billinghurst
 
Artificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptxArtificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptxbritheesh05
 
Work Experience-Dalton Park.pptxfvvvvvvv
Work Experience-Dalton Park.pptxfvvvvvvvWork Experience-Dalton Park.pptxfvvvvvvv
Work Experience-Dalton Park.pptxfvvvvvvvLewisJB
 

Recently uploaded (20)

main PPT.pptx of girls hostel security using rfid
main PPT.pptx of girls hostel security using rfidmain PPT.pptx of girls hostel security using rfid
main PPT.pptx of girls hostel security using rfid
 
DATA ANALYTICS PPT definition usage example
DATA ANALYTICS PPT definition usage exampleDATA ANALYTICS PPT definition usage example
DATA ANALYTICS PPT definition usage example
 
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
 
Call Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call GirlsCall Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call Girls
 
GDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentationGDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentation
 
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdfCCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
 
Call Girls Delhi {Jodhpur} 9711199012 high profile service
Call Girls Delhi {Jodhpur} 9711199012 high profile serviceCall Girls Delhi {Jodhpur} 9711199012 high profile service
Call Girls Delhi {Jodhpur} 9711199012 high profile service
 
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionSachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
 
Application of Residue Theorem to evaluate real integrations.pptx
Application of Residue Theorem to evaluate real integrations.pptxApplication of Residue Theorem to evaluate real integrations.pptx
Application of Residue Theorem to evaluate real integrations.pptx
 
HARMONY IN THE NATURE AND EXISTENCE - Unit-IV
HARMONY IN THE NATURE AND EXISTENCE - Unit-IVHARMONY IN THE NATURE AND EXISTENCE - Unit-IV
HARMONY IN THE NATURE AND EXISTENCE - Unit-IV
 
CCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdf
CCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdfCCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdf
CCS355 Neural Network & Deep Learning Unit II Notes with Question bank .pdf
 
Electronically Controlled suspensions system .pdf
Electronically Controlled suspensions system .pdfElectronically Controlled suspensions system .pdf
Electronically Controlled suspensions system .pdf
 
Effects of rheological properties on mixing
Effects of rheological properties on mixingEffects of rheological properties on mixing
Effects of rheological properties on mixing
 
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptxExploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
 
CCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdf
CCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdfCCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdf
CCS355 Neural Network & Deep Learning UNIT III notes and Question bank .pdf
 
🔝9953056974🔝!!-YOUNG call girls in Rajendra Nagar Escort rvice Shot 2000 nigh...
🔝9953056974🔝!!-YOUNG call girls in Rajendra Nagar Escort rvice Shot 2000 nigh...🔝9953056974🔝!!-YOUNG call girls in Rajendra Nagar Escort rvice Shot 2000 nigh...
🔝9953056974🔝!!-YOUNG call girls in Rajendra Nagar Escort rvice Shot 2000 nigh...
 
complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...
 
IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024
 
Artificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptxArtificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptx
 
Work Experience-Dalton Park.pptxfvvvvvvv
Work Experience-Dalton Park.pptxfvvvvvvvWork Experience-Dalton Park.pptxfvvvvvvv
Work Experience-Dalton Park.pptxfvvvvvvv
 

m.tech VLSI-2017-18 --9581464142-msr projects

  • 1. VLSI Projects-- S NO IEEE TITLE 1 2017 Efficient Hardware Implementation of Probabilistic Gradient Descent Bit-Flipping 2 2017 Reliability Enhancement of Low-power sequential circuits using reconfigurable Pulsed Latches 3 2017 Design for testability of sleep convention logic 4 2017 LFSR-Based Generation of Multi cycle Tests 5 2017 Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST 6 2017 Low-Power Scan-Based Built-In Self-Test Based on Weighted Pseudorandom Test Pattern Generation and Reseeding 7 2017 A Bit plane Decomposition Matrix Based VLSI Integer Transform Architecture for HEVC 8 2017 Low Complexity and Critical Path based VLSI Architecture for LMS Adaptive Filter using Distributed Arithmetic 9 2017 Probabilistic Error Modeling for Approximate Adders 10 2017 Fault Space Transformation: A Generic Approach to Counter Differential Fault Analysis and Differential Fault Intensity Analysis on AES-like Block Ciphers 11 2017 Weighted Partitioning for Fast Multiplierless Multiple-Constant Convolution Circuit 12 2017 Efficient RNS Scalers for the Extended Three-Moduli Set (2n -1; 2n+p; 2n + 1) 13 2017 Reconfigurable Constant Multiplication for FPGAs 14 2017 DLAU: A Scalable Deep Learning Accelerator Uniton FPGA 15 2017 Optimization of Constant Matrix Multiplication with Low Power and High Throughput 16 2017 An Optimized 3x3 Shift and Add Multiplier on FPGA 17 2017 Low Latency and Low Error Floating-Point Sine/Cosine Function Based TCORDIC Algorithm 18 2017 RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient Digital Signal Processing 19 2017 RAP-CLA: A Reconfigurable Approximate Carry Look-Ahead Adder 20 2017 Probabilistic Error Analysis of Approximate Recursive Multipliers 21 2017 Optimal Design of Reversible Parity Preserving New Full Adder / Full Subtractor 22 2017 On the Implementation of Computation-in-Memory Parallel Adder 23 2017 Improved 64-bit Radix-16 Booth Multiplier Based on Partial Product Array Height Reduction 24 2017 High-Speed and Low-Power VLSI-Architecture for Inexact Speculative Adder 25 2017 High Performance Parallel Decimal Multipliers using Hybrid BCD Codes 26 2017 Energy-Efficient Approximate Multiplier Design using Bit Significance-Driven Logic Compression 27 2017 Design and Analysis of Multiplier Using Approximate 15-4 Compressor 28 2017 Sign-Magnitude Encoding for Efficient VLSI Realization of Decimal Multiplication 29 2017 Majority-Logic-Optimized Parallel Prefix Carry Look-Ahead Adder Families Using Adiabatic Quantum-Flux-Parametron Logic 30 2017 Energy-Efficient VLSI Realization of Binary64 Division With Redundant Number Systems Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38. web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com, www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.
  • 2. VLSI Projects-- 31 2017 DSP48E Efficient Floating Point Multiplier Architectures on FPGA 32 2017 Fast Energy Efficient Radix-16 Sequential Multiplier 33 2017 A Residue-to-Binary Converter for the Extended Four-Moduli Set {2n− 1, 2n+ 1, 22n+ 1, 22n+p} 34 2017 Majority Logic Formulations for Parallel Adder Designs at Reduced Delay and Circuit Complexity 35 2017 Design And Synthesis Of Combinational Circuits Using Reversible Decoder In Xilinx 36 2017 Design of Approximate Radix-4 Booth Multipliers for Error-Tolerant Computing 37 2017 Design of Power and Area Efficient Approximate Multipliers 38 2017 Dual-Quality 4:2 Compressors for Utilizing in Dynamic Accuracy Configurable Multipliers 39 2017 A Slack-based Approach to Efficiently Deploy Radix 8 Booth Multipliers 40 2017 A Low Error Energy-Efficient Fixed-Width Booth Multiplier with Sign-Digit-Based Conditional Probability Estimation 41 2016 Design of high speed multiplier using Modified Booth Algorithm with hybrid carry look-ahead adder 42 2016 An Improved Design of a Reversible Fault Tolerant LUT-Based FPGA 43 2016 Energy-Aware Scheduling of FIR Filter Structures using a Timed Automata Model 44 2016 Design Of High Speed Multiplier Using Modified Booth Algorithm With Hybrid Carry Look-Ahead Adder 45 2016 Design Of Low Power, High Performance 2-4 And 4-16 Mixed-Logic Line Decoders 46 2016 High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of Supply Voltage Levels 47 2016 Design of Register File using Reversible Logic 48 2016 Low-Quantum Cost Circuit Constructions for Adder and Symmetric Boolean Functions 49 2016 Squaring in Reversible Logic using Zero Garbage and Reduced Ancillary inputs 50 2016 Improved Synthesis of Reversible Sequential Circuits 51 2016 A Low-Power Robust Easily Cascaded Pentamtj-Based Combinational And Sequential Circuits 52 2016 Low-Power Ask Detector For Low Modulation Indexes And Rail-To-Rail Input Range 53 2016 A Low-Power Incremental Delta–Sigma Adc For Cmos Image Sensors 54 2016 A 55-Ghz-Bandwidth Track-And-Hold Amplifier In 28-Nm Low-Power Cmos 55 2016 A Low Power Trainable Neuromorphic Integrated Circuit That Is Tolerant To Device Mismatch 56 2016 Pns-Fcr: Flexible Charge Recycling Dynamic Circuit Technique For Low-Power Microprocessors 57 2016 Low-Power Variation-Tolerant Nonvolatile Lookup Table Design 58 2016 Dual Use Of Power Lines For Design-For-Testability—A Cmos Receiver Design 59 2016 A 28 nm Configurable Memory (TCAM/BCAM/SRAM) Using Push-Rule 6T Bit Cell Enabling Logic-in-Memory 60 2016 Arithmetic algorithms for extended precision using floating-point expansions 61 2016 Hybrid Lut/Multiplexer Fpga Logic Architectures 62 2016 Hardware And Energy-Efficient Stochastic Lu Decomposition Scheme For Mimo Receivers 63 2016 Input-Based Dynamic Reconfiguration Of Approximate Arithmetic Units For Video Encoding Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38. web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com, www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.
  • 3. VLSI Projects-- 64 2016 High-Speedand Energy-Efficient Carry Skip Adder Operating Under A Wide Rangeof Supply Voltage Levels 65 2016 VLSI Design for Convolutive Blind Source Separation 66 2016 A High-Speed FPGA Implementation of an RSD-Based ECC Processor 67 2016 Low-Cost High-Performance Vlsi Architecture For Montgomery Modular Multiplication 68 2016 High Speed Hybrid Double Multiplication Architectures Using New Serial-Out Bit- Level Mastrovito Multipliers 69 2016 A Normal I/O Order Radix-2 Fft Architecture To Process Twin Data Streams For Mimo 70 2016 A Cellular Network Architecture With Polynomial Weight Functions 71 2016 A Modified Partial Product Generator For Redundant Binary Multipliers 72 2016 A High Throughput List Decoder Architecture for Polar Codes 73 2016 A Novel Coding Scheme For Secure Communications In Distributed Rfid Systems 74 2016 Design for Testability of Sleep Convention Logic 75 2016 Memory-Reduced Turbo Decoding Architecture Using Nii Metric Compression 76 2016 An Efficient Single and Double-Adjacent Error Correcting Parallel Decoder for the (24,12) Extended Golay Code 77 2016 Low-Power Parallel Chien Search Architecture Using A Two-Step Approach 78 2016 Fault Tolerant Parallel Ffts Using Error Correction Codes And Parseval Checks 79 2016 Concept, Design, And Implementation Of Reconfigurable Cordic 80 2016 On Efficient Retiming Of Fixed-Point Circuits 81 2016 A Method to Design Single Error Correction Codes With Fast Decoding for a Subset of Critical Bits 82 2016 A High-Performance Fir Filter Architecture For Fixed And Reconfigurable Applications 83 2016 Flexible Dsp Accelerator Architecture Exploiting Carry-Save Arithmetic 84 2016 Floating-Point Butterfly Architecture Based on Binary Signed-Digit Representation 85 2016 Pre-Encoded Multipliers Based On Non-Redundant Radix-4 Signed-Digit Encoding 86 2015 Reliable and Error Detection Architectures of Pomaranch for False-Alarm-Sensitive Cryptographic Applications 87 2015 RECURSIVE APPROACH TO THE DESIGN OF A PARALLEL SELF-TIMED ADDER 88 2015 A novel approach to realize Built-in-self-test(BIST) enabled UART using VHDL 89 2015 LOW-POWER AND AREA-EFFICIENT SHIFT REGISTER USING PULSED LATCHES 90 2015 High Speed Convolution And Deconvolution Algorithm Based On Ancient Indian Vedic Mathematics 91 2015 A 5.8-GHz Wideband TSPC Divide-by-16/17 Dual Modulus Prescaler 92 2015 A GENERALIZED ALGORITHM AND RECONFIGURABLE ARCHITECTURE FOR EFFICIENT AND SCALABLE ORTHOGONAL APPROXIMATION OF DCT 93 2015 DESIGN AND IMPLEMENTATION OF AREA-OPTIMIZED AES BASED ON FPGA 94 2015 RECURSIVE APPROACH TO THE DESIGN OF A PARALLEL SELF-TIMED ADDER Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38. web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com, www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.
  • 4. VLSI Projects-- 95 2015 Energy and Area Efficient Three-Input XOR/XNORs With Systematic Cell Design Methodology 96 2015 RELIABLE AND ERROR DETECTION ARCHITECTURES OF POMARANCH FOR FALSE-ALARM-SENSITIVE CRYPTOGRAPHIC APPLICATIONS 97 2015 A NOVEL AREA-EFFICIENT VLSI ARCHITECTURE FOR RECURSION COMPUTATION IN LTE TURBO DECODERS 98 2015 NON-BINARY ORTHOGONAL LATIN SQUARE CODES FOR A MULTILEVEL PHASE CHARGE MEMORY (PCM) 99 2015 LOW-POWER PROGRAMMABLE PRPG WITH TEST COMPRESSION CAPABILITIES 100 2015 LOW-POWER AND AREA-EFFICIENT SHIFT REGISTER USING PULSED LATCHES 101 2015 A LOW-POWER HYBRID RO PUF WITH IMPROVED THERMAL STABILITY FOR LIGHT WEIGHT APPLICATIONS 102 2015 Area-Efficient Fixed-Width Squarer with Dynamic Error-Compensation Circuit 103 2015 A 28 nm Configurable Memory (TCAM/BCAM/SRAM) Using Push-Rule 6T Bit Cell Enabling Logic-in-Memory 104 2014 A Decimal / Binary Multi-operand Adder using a Fast Binary to Decimal Converter 105 2014 Design and Development of FPGA Based Low Power Pipelined 64-Bit RISe Processor with Double Precision Floating Point Unit 106 2014 Comments on “Self-Checking Carry-Select Adder Design Based on Two-Rail Encoding― 107 2014 A Fully Static Topologically-Compressed 21-Transistor Flip-Flop With 75% Power Saving Office: #213B & 214C, Nilagiri Block, Adhithya Enclave,Beside mytrivanam, Ameerpet, HYD-38. web: www.msrprojectshyd.com,E-mail: msrprojectshyd@gmail.com,Web: http://msrprojects.weebly.com, www.facebook.com/msrprojects,Contact Num : 040 66334142, +91 9581464142.