SlideShare a Scribd company logo
1 of 17
Download to read offline
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
DELD MODEL ANSWER NOV – 2017
Q 1. a ) Design and implement Binary to Gray code converter using logic gates. [6]
Ans :-
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
b ) Explain Look-ahead Carry Generator in details. [4]
Ans :
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
c ) Draw basic internal structure of Decade Counter IC 7490 and explain its operation. [2]
Ans :-
OR
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
Q 2. a ) Implement Full Adder using 8:1 Multiplexer and draw diagram. [6]
Ans :-
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
b ) Write Short notes on Johnson Counter. [4]
Ans :-
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
c ) Convert the following flip-flop : D-ff to T-ff. (Flip-flop) [2]
Ans :-
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
Q 3. a ) Design the ASM Chart for a 2-bit binary counter having one enable line E such
that when : E = 1 (count enabled) & E = 0 (count is disabled). [6]
Ans :-
b ) A combinational Circuit is defined by the following function : [6]
F1(A, B, C) = ∑m (0, 1, 3, 7) F2(A, B, C) = ∑m (1, 2, 5, 6)
Implement this circuit using PLA.
Ans :-
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
OR
Q 4. a) Write VHDL code for Full Adder using structural style of Modeling (Declare half
adder as a component) and also draw truth table and diagram of Full Adder [6]
Ans :-
b ) Explain entity declaration for XOR gate. [2]
c ) A Combinational circuit is defined by the function :
F = ∑m(0, 1, 3, 4) Implement this circuit with PAL. [4]
Ans :-
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
OR
Q 5. Draw & explain the circuit diagram of CMOS Inverter. [5]
Ans :-
b ) define the following terms and mention the standard values for TTL logic family :
1. Noise Margin : a quantity measure of noise immunity of logic family is known as Noise
Margin. 0.4 V.
2. Fan Out : it is defined as the maximum number of input of the same IC family that gate
can drive without outside the specified voltage limit. Fanout is 10.
3. Power Dissipation : it means how much voltage and current is applied to particular
logic family. 10Mw.
4. Propagation Delay : time delay between two instant is called as propagation delay. 10ns.
OR
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
Q 6. a ) Draw and explain 2-input NAND TTL logic gate with totem pole output driver. [7]
Ans :
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
b ) 1. Give the classification of logic family. [6]
Ans :
2. Explain the advantages of open collector output.
Ans : wired Anding becomes possible.
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
Q 7. a ) Explain the features of 8051 Microcontroller. [4]
Ans :
b ) What are the different addressing modes in 8051? Give example of each. [6]
Ans :
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
c ) Explain the following pins of 8051 : [3]
1. ALE : It stands for Address Latch Enable. It is used to demultiplex the address and data
line. ALE is pin no. 30 in pin diagram. It is multiplex pin.
2. XTAL : input to the inverting oscillator amplifier and input to the internal clock
operating circuit.
3. EA : External Access enable. It must be strapped to ground in order to enable the device
to fetch code from external program memory locations starting from 0000H to FFFFH.
OR
Q 8. a) Describe different timer mode of 8051 Microcontroller. Draw TMOD register. [7]
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
Mode 1 :
TMOD REGISTER :-
b ) Explain the following instruction with respective to 8051 and give example of each : [6]
1. PUSH :
Digital Electronics & Logic Design SE Computer Engineering
Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
2. MUL :
3. CPL :
**************** THE END ****************

More Related Content

What's hot

Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...
Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...
Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...Silicon Mentor
 
SINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHM
SINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHMSINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHM
SINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHMAM Publications
 
Design and Analysis of algorithms
Design and Analysis of algorithmsDesign and Analysis of algorithms
Design and Analysis of algorithmsDr. Rupa Ch
 
Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021
Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021
Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021Peng Cheng
 
Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...
Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...
Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...iosrjce
 
Profiling Java Programs for Parallelism
Profiling Java Programs for ParallelismProfiling Java Programs for Parallelism
Profiling Java Programs for ParallelismDmitry Anisimov
 
14 - 08 Feb - Dynamic Programming
14 - 08 Feb - Dynamic Programming14 - 08 Feb - Dynamic Programming
14 - 08 Feb - Dynamic ProgrammingNeeldhara Misra
 
PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S RHO FACTORING ALGORITHM
PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S  RHO FACTORING ALGORITHM PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S  RHO FACTORING ALGORITHM
PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S RHO FACTORING ALGORITHM ijcsit
 
Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...
Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...
Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...IRJET Journal
 
Java parallel programming made simple
Java parallel programming made simpleJava parallel programming made simple
Java parallel programming made simpleAteji Px
 
Programming-I assignment for BSCS students , NCBA&e
Programming-I assignment for BSCS students , NCBA&eProgramming-I assignment for BSCS students , NCBA&e
Programming-I assignment for BSCS students , NCBA&ehamna ali
 
Otp authentication scheme based on ECC
Otp authentication scheme based on ECCOtp authentication scheme based on ECC
Otp authentication scheme based on ECCPOOJA MEHTA
 
A Cryptographic Hardware Revolution in Communication Systems using Verilog HDL
A Cryptographic Hardware Revolution in Communication Systems using Verilog HDLA Cryptographic Hardware Revolution in Communication Systems using Verilog HDL
A Cryptographic Hardware Revolution in Communication Systems using Verilog HDLidescitation
 
Ec8361 ANALOG AND DIGITAL LABORATORY
Ec8361   ANALOG AND DIGITAL LABORATORYEc8361   ANALOG AND DIGITAL LABORATORY
Ec8361 ANALOG AND DIGITAL LABORATORYSIVALAKSHMIPANNEERSE
 
Mapping of one model into other model
Mapping of one model into other modelMapping of one model into other model
Mapping of one model into other modelratikaagarwal
 

What's hot (19)

Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...
Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...
Design and Implementation of Single Precision Pipelined Floating Point Co-Pro...
 
SINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHM
SINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHMSINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHM
SINGLE PRECISION FLOATING POINT MULTIPLIER USING SHIFT AND ADD ALGORITHM
 
Design and Analysis of algorithms
Design and Analysis of algorithmsDesign and Analysis of algorithms
Design and Analysis of algorithms
 
Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021
Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021
Shape Safety in Tensor Programming is Easy for a Theorem Prover -SBTB 2021
 
Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...
Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...
Implementation of 32 Bit Binary Floating Point Adder Using IEEE 754 Single Pr...
 
Profiling Java Programs for Parallelism
Profiling Java Programs for ParallelismProfiling Java Programs for Parallelism
Profiling Java Programs for Parallelism
 
14 - 08 Feb - Dynamic Programming
14 - 08 Feb - Dynamic Programming14 - 08 Feb - Dynamic Programming
14 - 08 Feb - Dynamic Programming
 
PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S RHO FACTORING ALGORITHM
PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S  RHO FACTORING ALGORITHM PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S  RHO FACTORING ALGORITHM
PERFORMANCE ANALYSIS OF PARALLEL POLLARD’S RHO FACTORING ALGORITHM
 
Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...
Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...
Low Power Area Efficient Arithmetic and Logical Control Unit Using Reversible...
 
20BCE1734.pdf
20BCE1734.pdf20BCE1734.pdf
20BCE1734.pdf
 
Java parallel programming made simple
Java parallel programming made simpleJava parallel programming made simple
Java parallel programming made simple
 
Programming-I assignment for BSCS students , NCBA&e
Programming-I assignment for BSCS students , NCBA&eProgramming-I assignment for BSCS students , NCBA&e
Programming-I assignment for BSCS students , NCBA&e
 
Otp authentication scheme based on ECC
Otp authentication scheme based on ECCOtp authentication scheme based on ECC
Otp authentication scheme based on ECC
 
A Cryptographic Hardware Revolution in Communication Systems using Verilog HDL
A Cryptographic Hardware Revolution in Communication Systems using Verilog HDLA Cryptographic Hardware Revolution in Communication Systems using Verilog HDL
A Cryptographic Hardware Revolution in Communication Systems using Verilog HDL
 
Flot multiplier
Flot multiplierFlot multiplier
Flot multiplier
 
C046051216
C046051216C046051216
C046051216
 
Analysis of algo
Analysis of algoAnalysis of algo
Analysis of algo
 
Ec8361 ANALOG AND DIGITAL LABORATORY
Ec8361   ANALOG AND DIGITAL LABORATORYEc8361   ANALOG AND DIGITAL LABORATORY
Ec8361 ANALOG AND DIGITAL LABORATORY
 
Mapping of one model into other model
Mapping of one model into other modelMapping of one model into other model
Mapping of one model into other model
 

Similar to Digital Electronics & Logic Design Model Answer

SIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptx
SIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptxSIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptx
SIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptxAshish Sadavarti
 
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
D I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{WwwD I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{Www
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Wwwguest3f9c6b
 
SIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptx
SIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptxSIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptx
SIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptxAshish Sadavarti
 
Noor’s Algorithmic Flow of Electronics and Communication Engineering
Noor’s Algorithmic Flow of Electronics and Communication EngineeringNoor’s Algorithmic Flow of Electronics and Communication Engineering
Noor’s Algorithmic Flow of Electronics and Communication EngineeringIRJET Journal
 
Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...
Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...
Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...Rahul Borthakur
 
Design and implementation of 32 bit alu using verilog
Design and implementation of 32 bit alu using verilogDesign and implementation of 32 bit alu using verilog
Design and implementation of 32 bit alu using verilogSTEPHEN MOIRANGTHEM
 
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...IRJET Journal
 
Ecet 340 Your world/newtonhelp.com
Ecet 340 Your world/newtonhelp.comEcet 340 Your world/newtonhelp.com
Ecet 340 Your world/newtonhelp.comamaranthbeg100
 
Ecet 340 Motivated Minds/newtonhelp.com
Ecet 340 Motivated Minds/newtonhelp.comEcet 340 Motivated Minds/newtonhelp.com
Ecet 340 Motivated Minds/newtonhelp.comamaranthbeg60
 
Ecet 340 Extraordinary Success/newtonhelp.com
Ecet 340 Extraordinary Success/newtonhelp.comEcet 340 Extraordinary Success/newtonhelp.com
Ecet 340 Extraordinary Success/newtonhelp.comamaranthbeg120
 
Ecet 340 Education is Power/newtonhelp.com
Ecet 340 Education is Power/newtonhelp.comEcet 340 Education is Power/newtonhelp.com
Ecet 340 Education is Power/newtonhelp.comamaranthbeg80
 
International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)ijceronline
 
TO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptx
TO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptxTO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptx
TO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptxAshish Sadavarti
 
FPGA FIR filter implementation (Audio signal processing)
FPGA FIR filter implementation (Audio signal processing)FPGA FIR filter implementation (Audio signal processing)
FPGA FIR filter implementation (Audio signal processing)Hocine Merabti
 
Basic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filterBasic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filtereSAT Journals
 
An optimised multi value logic cell design with new architecture of many val...
An optimised multi value logic cell design with new architecture  of many val...An optimised multi value logic cell design with new architecture  of many val...
An optimised multi value logic cell design with new architecture of many val...IJMER
 
A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...
A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...
A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...IJERA Editor
 

Similar to Digital Electronics & Logic Design Model Answer (20)

SIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptx
SIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptxSIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptx
SIMULATE AND CIRCUIT ON GENERAL PURPOSE PCB OF HALF ADDER.pptx
 
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
 
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
D I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{WwwD I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{Www
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
 
SIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptx
SIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptxSIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptx
SIMULATE AND BUILD CIRCUIT ON GENRAL PURPOSE PCB OF 4:1 MULTIPLEXER .pptx
 
Noor’s Algorithmic Flow of Electronics and Communication Engineering
Noor’s Algorithmic Flow of Electronics and Communication EngineeringNoor’s Algorithmic Flow of Electronics and Communication Engineering
Noor’s Algorithmic Flow of Electronics and Communication Engineering
 
Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...
Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...
Designing of 8 BIT Arithmetic and Logical Unit and implementing on Xilinx Ver...
 
Design and implementation of 32 bit alu using verilog
Design and implementation of 32 bit alu using verilogDesign and implementation of 32 bit alu using verilog
Design and implementation of 32 bit alu using verilog
 
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
 
cd-2-Batch id-33
cd-2-Batch id-33cd-2-Batch id-33
cd-2-Batch id-33
 
Ecet 340 Your world/newtonhelp.com
Ecet 340 Your world/newtonhelp.comEcet 340 Your world/newtonhelp.com
Ecet 340 Your world/newtonhelp.com
 
Ecet 340 Motivated Minds/newtonhelp.com
Ecet 340 Motivated Minds/newtonhelp.comEcet 340 Motivated Minds/newtonhelp.com
Ecet 340 Motivated Minds/newtonhelp.com
 
Ecet 340 Extraordinary Success/newtonhelp.com
Ecet 340 Extraordinary Success/newtonhelp.comEcet 340 Extraordinary Success/newtonhelp.com
Ecet 340 Extraordinary Success/newtonhelp.com
 
Ecet 340 Education is Power/newtonhelp.com
Ecet 340 Education is Power/newtonhelp.comEcet 340 Education is Power/newtonhelp.com
Ecet 340 Education is Power/newtonhelp.com
 
International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)
 
3.Tutorial 3 -Variables.pdf
3.Tutorial 3 -Variables.pdf3.Tutorial 3 -Variables.pdf
3.Tutorial 3 -Variables.pdf
 
TO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptx
TO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptxTO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptx
TO CONSTRUCT THE CIRCUIT FOR ONE BIT ERROR CORRECTION USING HAMMING CODE.pptx
 
FPGA FIR filter implementation (Audio signal processing)
FPGA FIR filter implementation (Audio signal processing)FPGA FIR filter implementation (Audio signal processing)
FPGA FIR filter implementation (Audio signal processing)
 
Basic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filterBasic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filter
 
An optimised multi value logic cell design with new architecture of many val...
An optimised multi value logic cell design with new architecture  of many val...An optimised multi value logic cell design with new architecture  of many val...
An optimised multi value logic cell design with new architecture of many val...
 
A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...
A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...
A Novel Efficient VLSI Architecture for IEEE 754 Floating point multiplier us...
 

More from PUNE VIDYARTHI GRIHA'S COLLEGE OF ENGINEERING, NASHIK

More from PUNE VIDYARTHI GRIHA'S COLLEGE OF ENGINEERING, NASHIK (20)

BASICS OF COMPUTER
BASICS OF COMPUTERBASICS OF COMPUTER
BASICS OF COMPUTER
 
Wt unit 6 ppts web services
Wt unit 6 ppts web servicesWt unit 6 ppts web services
Wt unit 6 ppts web services
 
Wt unit 5 client & server side framework
Wt unit 5 client & server side frameworkWt unit 5 client & server side framework
Wt unit 5 client & server side framework
 
Wt unit 4 server side technology-2
Wt unit 4 server side technology-2Wt unit 4 server side technology-2
Wt unit 4 server side technology-2
 
Wt unit 3 server side technology
Wt unit 3 server side technologyWt unit 3 server side technology
Wt unit 3 server side technology
 
Wt unit 2 ppts client sied technology
Wt unit 2 ppts client sied technologyWt unit 2 ppts client sied technology
Wt unit 2 ppts client sied technology
 
web development process WT
web development process WTweb development process WT
web development process WT
 
Unit 6 dsa SEARCHING AND SORTING
Unit 6 dsa SEARCHING AND SORTINGUnit 6 dsa SEARCHING AND SORTING
Unit 6 dsa SEARCHING AND SORTING
 
Unit 5 dsa QUEUE
Unit 5 dsa QUEUEUnit 5 dsa QUEUE
Unit 5 dsa QUEUE
 
Unit 3 dsa LINKED LIST
Unit 3 dsa LINKED LISTUnit 3 dsa LINKED LIST
Unit 3 dsa LINKED LIST
 
Unit 2 dsa LINEAR DATA STRUCTURE
Unit 2 dsa LINEAR DATA STRUCTUREUnit 2 dsa LINEAR DATA STRUCTURE
Unit 2 dsa LINEAR DATA STRUCTURE
 
Unit 1 dsa
Unit 1 dsaUnit 1 dsa
Unit 1 dsa
 
Wt unit 2 ppts client side technology
Wt unit 2 ppts client side technologyWt unit 2 ppts client side technology
Wt unit 2 ppts client side technology
 
Wt unit 1 ppts web development process
Wt unit 1 ppts web development processWt unit 1 ppts web development process
Wt unit 1 ppts web development process
 
Wt unit 3 server side technology
Wt unit 3 server side technologyWt unit 3 server side technology
Wt unit 3 server side technology
 
LANGUAGE TRANSLATOR
LANGUAGE TRANSLATORLANGUAGE TRANSLATOR
LANGUAGE TRANSLATOR
 
OPERATING SYSTEM
OPERATING SYSTEMOPERATING SYSTEM
OPERATING SYSTEM
 
LEX & YACC TOOL
LEX & YACC TOOLLEX & YACC TOOL
LEX & YACC TOOL
 
PL-3 LAB MANUAL
PL-3 LAB MANUALPL-3 LAB MANUAL
PL-3 LAB MANUAL
 
COMPUTER LABORATORY-4 LAB MANUAL BE COMPUTER ENGINEERING
COMPUTER LABORATORY-4 LAB MANUAL BE COMPUTER ENGINEERINGCOMPUTER LABORATORY-4 LAB MANUAL BE COMPUTER ENGINEERING
COMPUTER LABORATORY-4 LAB MANUAL BE COMPUTER ENGINEERING
 

Recently uploaded

OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...Soham Mondal
 
Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...
Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...
Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...Christo Ananth
 
Call Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur Escorts
Call Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur EscortsCall Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur Escorts
Call Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur EscortsCall Girls in Nagpur High Profile
 
UNIT-III FMM. DIMENSIONAL ANALYSIS
UNIT-III FMM.        DIMENSIONAL ANALYSISUNIT-III FMM.        DIMENSIONAL ANALYSIS
UNIT-III FMM. DIMENSIONAL ANALYSISrknatarajan
 
result management system report for college project
result management system report for college projectresult management system report for college project
result management system report for college projectTonystark477637
 
Booking open Available Pune Call Girls Koregaon Park 6297143586 Call Hot Ind...
Booking open Available Pune Call Girls Koregaon Park  6297143586 Call Hot Ind...Booking open Available Pune Call Girls Koregaon Park  6297143586 Call Hot Ind...
Booking open Available Pune Call Girls Koregaon Park 6297143586 Call Hot Ind...Call Girls in Nagpur High Profile
 
Coefficient of Thermal Expansion and their Importance.pptx
Coefficient of Thermal Expansion and their Importance.pptxCoefficient of Thermal Expansion and their Importance.pptx
Coefficient of Thermal Expansion and their Importance.pptxAsutosh Ranjan
 
(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...
(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...
(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...ranjana rawat
 
(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...
(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...
(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...ranjana rawat
 
MANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLS
MANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLSMANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLS
MANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLSSIVASHANKAR N
 
High Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur Escorts
High Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur EscortsHigh Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur Escorts
High Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur Escortsranjana rawat
 
(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escorts
(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escorts(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escorts
(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escortsranjana rawat
 
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICSHARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICSRajkumarAkumalla
 
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINEMANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINESIVASHANKAR N
 
Microscopic Analysis of Ceramic Materials.pptx
Microscopic Analysis of Ceramic Materials.pptxMicroscopic Analysis of Ceramic Materials.pptx
Microscopic Analysis of Ceramic Materials.pptxpurnimasatapathy1234
 
The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...
The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...
The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...ranjana rawat
 
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Serviceranjana rawat
 
Processing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptxProcessing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptxpranjaldaimarysona
 

Recently uploaded (20)

OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
 
Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...
Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...
Call for Papers - African Journal of Biological Sciences, E-ISSN: 2663-2187, ...
 
DJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINE
DJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINEDJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINE
DJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINE
 
Call Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur Escorts
Call Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur EscortsCall Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur Escorts
Call Girls Service Nagpur Tanvi Call 7001035870 Meet With Nagpur Escorts
 
UNIT-III FMM. DIMENSIONAL ANALYSIS
UNIT-III FMM.        DIMENSIONAL ANALYSISUNIT-III FMM.        DIMENSIONAL ANALYSIS
UNIT-III FMM. DIMENSIONAL ANALYSIS
 
result management system report for college project
result management system report for college projectresult management system report for college project
result management system report for college project
 
Booking open Available Pune Call Girls Koregaon Park 6297143586 Call Hot Ind...
Booking open Available Pune Call Girls Koregaon Park  6297143586 Call Hot Ind...Booking open Available Pune Call Girls Koregaon Park  6297143586 Call Hot Ind...
Booking open Available Pune Call Girls Koregaon Park 6297143586 Call Hot Ind...
 
Coefficient of Thermal Expansion and their Importance.pptx
Coefficient of Thermal Expansion and their Importance.pptxCoefficient of Thermal Expansion and their Importance.pptx
Coefficient of Thermal Expansion and their Importance.pptx
 
(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...
(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...
(PRIYA) Rajgurunagar Call Girls Just Call 7001035870 [ Cash on Delivery ] Pun...
 
(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...
(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...
(SHREYA) Chakan Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Esc...
 
MANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLS
MANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLSMANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLS
MANUFACTURING PROCESS-II UNIT-5 NC MACHINE TOOLS
 
High Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur Escorts
High Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur EscortsHigh Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur Escorts
High Profile Call Girls Nagpur Isha Call 7001035870 Meet With Nagpur Escorts
 
(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escorts
(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escorts(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escorts
(MEERA) Dapodi Call Girls Just Call 7001035870 [ Cash on Delivery ] Pune Escorts
 
Roadmap to Membership of RICS - Pathways and Routes
Roadmap to Membership of RICS - Pathways and RoutesRoadmap to Membership of RICS - Pathways and Routes
Roadmap to Membership of RICS - Pathways and Routes
 
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICSHARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
 
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINEMANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
 
Microscopic Analysis of Ceramic Materials.pptx
Microscopic Analysis of Ceramic Materials.pptxMicroscopic Analysis of Ceramic Materials.pptx
Microscopic Analysis of Ceramic Materials.pptx
 
The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...
The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...
The Most Attractive Pune Call Girls Budhwar Peth 8250192130 Will You Miss Thi...
 
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
 
Processing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptxProcessing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptx
 

Digital Electronics & Logic Design Model Answer

  • 1. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. DELD MODEL ANSWER NOV – 2017 Q 1. a ) Design and implement Binary to Gray code converter using logic gates. [6] Ans :-
  • 2. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. b ) Explain Look-ahead Carry Generator in details. [4] Ans :
  • 3. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
  • 4. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. c ) Draw basic internal structure of Decade Counter IC 7490 and explain its operation. [2] Ans :- OR
  • 5. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. Q 2. a ) Implement Full Adder using 8:1 Multiplexer and draw diagram. [6] Ans :-
  • 6. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. b ) Write Short notes on Johnson Counter. [4] Ans :-
  • 7. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. c ) Convert the following flip-flop : D-ff to T-ff. (Flip-flop) [2] Ans :-
  • 8. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. Q 3. a ) Design the ASM Chart for a 2-bit binary counter having one enable line E such that when : E = 1 (count enabled) & E = 0 (count is disabled). [6] Ans :- b ) A combinational Circuit is defined by the following function : [6] F1(A, B, C) = ∑m (0, 1, 3, 7) F2(A, B, C) = ∑m (1, 2, 5, 6) Implement this circuit using PLA. Ans :-
  • 9. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. OR Q 4. a) Write VHDL code for Full Adder using structural style of Modeling (Declare half adder as a component) and also draw truth table and diagram of Full Adder [6] Ans :- b ) Explain entity declaration for XOR gate. [2] c ) A Combinational circuit is defined by the function : F = ∑m(0, 1, 3, 4) Implement this circuit with PAL. [4] Ans :-
  • 10. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. OR Q 5. Draw & explain the circuit diagram of CMOS Inverter. [5] Ans :- b ) define the following terms and mention the standard values for TTL logic family : 1. Noise Margin : a quantity measure of noise immunity of logic family is known as Noise Margin. 0.4 V. 2. Fan Out : it is defined as the maximum number of input of the same IC family that gate can drive without outside the specified voltage limit. Fanout is 10. 3. Power Dissipation : it means how much voltage and current is applied to particular logic family. 10Mw. 4. Propagation Delay : time delay between two instant is called as propagation delay. 10ns. OR
  • 11. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. Q 6. a ) Draw and explain 2-input NAND TTL logic gate with totem pole output driver. [7] Ans :
  • 12. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N.
  • 13. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. b ) 1. Give the classification of logic family. [6] Ans : 2. Explain the advantages of open collector output. Ans : wired Anding becomes possible.
  • 14. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. Q 7. a ) Explain the features of 8051 Microcontroller. [4] Ans : b ) What are the different addressing modes in 8051? Give example of each. [6] Ans :
  • 15. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. c ) Explain the following pins of 8051 : [3] 1. ALE : It stands for Address Latch Enable. It is used to demultiplex the address and data line. ALE is pin no. 30 in pin diagram. It is multiplex pin. 2. XTAL : input to the inverting oscillator amplifier and input to the internal clock operating circuit. 3. EA : External Access enable. It must be strapped to ground in order to enable the device to fetch code from external program memory locations starting from 0000H to FFFFH. OR Q 8. a) Describe different timer mode of 8051 Microcontroller. Draw TMOD register. [7]
  • 16. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. Mode 1 : TMOD REGISTER :- b ) Explain the following instruction with respective to 8051 and give example of each : [6] 1. PUSH :
  • 17. Digital Electronics & Logic Design SE Computer Engineering Pune Vidyarthi Griha’s COE, NASHIK-4 Prepared By :- Prof. Gharu A. N. 2. MUL : 3. CPL : **************** THE END ****************