The document is a resume for Tarun Arora seeking an internship in Analog and Mixed Signal Design. It summarizes his education, including a Master's degree in Electrical Engineering from Arizona State University and a Bachelor's degree from Kurukshetra University in India. It also lists his relevant coursework, technical skills, projects, and professional experience which include various circuit and system design projects as well as work experience at Tata Consultancy Services and an internship at a National Thermal Power Plant.
Presentation on how to chat with PDF using ChatGPT code interpreter
Tarun Arora Seeks Analog and Mixed Signal Internship
1. Tarun Arora
919 East Lemon St. Apt. #211, Tempe, AZ 85281 480.278.5145 tarunarora_02@yahoo.in, tarora1@asu.edu
Objective-Seeking an internship in Analog and Mixed Signal Design
EDUCATION
Ira A.Fulton School of Engineering at Master of Electrical Engineering, Analog and Mixed Signal (3.16/4.0) May-2013
Arizona State University, Tempe, AZ Design
Kurukshetra University, India Bachelor of Engineering, Instrumentation and control (3.8/4.0) June-2010
Engineering
RELEVANT COURSES (till 2nd sem at Arizona State University)
Fundamentals of Solid State Devices Analog Integrated Circuits Digital System Circuits
Advanced Quality Control V.L.S.I Design Advanced Analog Integrated Circuits
TECHNICAL SKILLS
Design Tools Cadence,Virtuoso IC Design Suite,Spectre,Xilinx ISE 12.1
Embedded tools Mplab,CVR-AVR microcontroller programming software,CVR studio.
Programming Languages C,C++,embedded C,Perl,Verilog.Matlab
Operating Systems Linux/Unix, MS-DOS, MAC OS, Windows (XP, 7, Vista)
PROJECTS(G – Group project I –Individual project)
Cpu For Engine Controller In 12 Cylinder,6-Gear Car Using Digital Circuits (G) [Cadence ICFB, TSMC 0.3um CMOS]
Designed Engine Architecture for the block to control the car in manual Mode .Topology implemented was
Static Logic used the gates including arithmetic operations like Adders, Subtractors, Multipliers and Division
Engine controls the car by Engaging or Disengaging of Cylinders and Gears as Car sees some upshift or
downshift (Uphill or Downhill).Idea was to the keep the speed constant by regularly changing the RPM of the car
Optimized for Noise Margin ,Power Dissipation and Min. Layout Area Design[Standard Cell based]
4-Bit Binary Comparator(I) Using Digital Circuits [Cadence ICFB, TSMC 0.3um CMOS]
4-bit binary comparator was designed using the basic techniques of Dynamic logic circuit design, Circuit
compares between two binary numbers and throws the output either High or Low Accordingly
Designed the layout with the clock period=0.99 nsec for a 50fF load and the layout area used was 488.2 .
The project was ranked in the top 7 in the class of 124 students. layout (Standard cell based), and optimization.
Design Of Symmetric Operational Tran conductance Amplifier (OTA) (I) [Cadence ICFB, TSMC 0.3um CMOS]
Designed three OTA’s Basic, High Impedance and OTA with common Source Buffer
All the three circuits were optimized for Common Mode Range of .85 to 1.35V with gain greater then 43dB,UGF
–at 35MHZ,PSRR and CMRR 25dB at 10KHZ., and O/P Swing 1V peak to peak load cap 1pF.
Plotted FFT to meet the distortion specs.0 dB and 6DB gain in unity gain configuration and HD3 of 20dB and 40
dB for Basic, High Impedance and OTA with common Source Buffer
Layout using Common Centroid and Multi-Finger techniques matching is improved by using dummy transistors
Rail to Rail Differential Amplifier(I) [Cadence ICFB, TSMC 0.3um CMOS]
Biasing for the circuit is done by using Wide Swing Cascode Curent Source for both Pmos and Nmos Diff. Pair
Met the gain spec of 40dB,UGF 80Mhz ,Power Less than 1mW and load capacitance 1pF.
Common Mode range was maximized from 0.4V to 2.6V
2. CMOS β-multiplier based constant-gm current reference current mirrors(I) [Cadence ICFB, TSMC 0.3um CMOS]
Designed three CMOS β-multiplier, Simple ,Cascoded and with Feedback
Optimized the circuit to achieve constant reference currents for wide range of VDD from 2V to 3V.
Rectified the reference current and voltage generated for constant transconductance over temperature
variations from -20C to -85C.
Mismatching between two references currents was less than 5%
Traffic Light Controller Finite State Machine Using Verilog [Xilinx ISE Design Suite 13.1]
Implemented a traffic light controller in EW and NS direction with user inputs for push to walk edges and
displaying the output on 7 Segment Display and Leds
Line follower (G) Embedded Project [Cvr Avr ,Microcontroller Atmega(32)]
A bot which can trace the black line on white surface using microcontroller Atmega(32) and IR Leds.
Responsible for designing circuit, gathering component and soldering on general PCB board.
Project was ranked top among the 100 Participants in the International Technical Fest Held at Bits Pilani in 2009
Game on Chip (G) Embedded Project [Cvr Avr ,Microcontroller Atmega(32)]
A game similar to mobile applications. Snake tales gets bigger and bigger as it keeps on eating food and gets
overed when snake collapses with itself
Responsible for designing circuit , gathering component and soldering on general PCB board.
Project was ranked top among the 100 Participants in the International Technical Fest Held at Bits Pilani in 2009
PROFESSIONAL EXPERIENCE (G – group project )
Tata Consultancy Services Ltd. DEC 2010-JUNE2011
Assistant System Engineer, (Client: State bank of India.), Mumbai, India
Project of airline reservation and hotel reservation system (dummy project during training).using core
java,c++,and my sql. (G)
Done coding for two blocks - updation of room status and airline status and generation of bill.
National Thermal Power Plant (Intern for 3 months) JUNE 2008-SEPT2008
Worked on embedded systems Atmega family.
Studied various losses in the transformers .
AWARDS AND AFFILIATIONS
First Winner of international technical fest at Bits Pilani for Line follower, 2009
First Winner of international technical fest at Bits Pilani for Game on chip, 2009
Organized various programming and designing events during undergraduation 2008-2010