SlideShare a Scribd company logo
1 of 2
Download to read offline
Tarun Arora
919 East Lemon St. Apt. #211, Tempe, AZ 85281       480.278.5145                     tarunarora_02@yahoo.in, tarora1@asu.edu

Objective-Seeking an internship in the field of Analog Domain
EDUCATION
Ira A.Fulton School of Engineering at      Master of Electrical Engineering, Analog and Mixed Signal   (3.16/4.0) May-2013
Arizona State University, Tempe, AZ        Design
Kurukshetra University, India              Bachelor of Engineering, Instrumentation and control         (3.8/4.0) June-2010
                                           Engineering


RELEVANT COURSES (till 2nd sem at Arizona State University)
Fundamentals of Solid State Devices                Analog Integrated Circuits                      Digital System Circuits
Advanced Quality Control                           V.L.S.I Design                       Advanced Analog Integrated Circuits

TECHNICAL SKILLS

Design Tools                           Cadence,Virtuoso IC Design Suite,Spectre,Xilinx ISE 12.1
Embedded tools                         Mplab,CVR-AVR microcontroller programming software,CVR studio.
Programming Languages                  C,C++,embedded C,Perl,Verilog.Matlab
Operating Systems                      Linux/Unix, MS-DOS, MAC OS, Windows (XP, 7, Vista)

PROJECTS

 Design Of Symmetric Operational Tran conductance Amplifier (OTA) (I)          [Cadence ICFB, TSMC 0.3um CMOS]
    Designed three OTA’s Basic, High Impedance and OTA with common Source Buffer
    All the three circuits were optimized for Common Mode Range of .85 to 1.35V with gain greater then 43dB,UGF
       –at 35MHZ,PSRR and CMRR 25dB at 10KHZ., and O/P Swing 1V peak to peak load cap 1pF.
    Plotted FFT to meet the distortion specs.0 dB and 6DB gain in unity gain configuration and HD3 of 20dB and 40
       dB for Basic, High Impedance and OTA with common Source Buffer
    Layout using Common Centroid and Multi-Finger techniques matching is improved by using dummy transistors

 Rail to Rail Differential Amplifier(I)                                        [Cadence ICFB, TSMC 0.3um CMOS]
   Biasing for the circuit is done by using Wide Swing Cascode Curent Source for both Pmos and Nmos Diff. Pair
   Met the gain spec of 40dB,UGF 80Mhz ,Power Less than 1mW and load capacitance 1pF.
   Common Mode range was maximized from 0.4V to 2.6V

 CMOS β-multiplier based constant-gm current reference current mirrors(I)       [Cadence ICFB, TSMC 0.3um CMOS]
    Designed three CMOS β-multiplier, Simple ,Cascoded and with Feedback
    Optimized the circuit to achieve constant reference currents for wide range of VDD from 2V to 3V.
    Rectified the reference current and voltage generated for constant transconductance over temperature
     variations from -20C to -85C.
    Mismatching between two references currents was less than 5%

 Two Stage Differential Amplifier with active Load (I)                          [Cadence ICFB, TSMC 0.3um CMOS]
   Circuit was optimized with the supply of 5uA ,Differential voltage Gain 50dB and O/P swing 1V peak to peak
   Performed the simulations for PSRR 45 dB ,CMRR 44.5dB , Common mode gain of -6.4 kdB, Rin=0.2749 GΩ,
     Rout= 25.18 kΩ.
   The differential amplifier was simulated to cancel out Common mode (noise) pertaining to its high CMRR.
 Shunt-Shunt Feedback Circuit(I )                                          [Cadence ICFB, TSMC 0.3um CMOS]
   The design was implemented at transistor level with achieving following specifications
     Rinf<150kΩ,Rof<6KΩ,I<1.5mA.
   The amplifier with feedback was verified to have a reduced gain of 129.3dB( gain without feedback obtained
     was 161.2dB) and an extended bandwidth of 6.35MHZ(3dB Bandwidth without feedback was 34.67 KHz)

 Line follower (G) Embedded Project                                          [Cvr Avr ,Microcontroller Atmega(32)]
   A bot which can trace the black line on white surface using microcontroller Atmega(32) and IR Leds.
   Responsible for designing circuit, gathering component and soldering on general PCB board.
   Project was ranked top among the 100 Participants in the International Technical Fest Held at Bits Pilani in 2009

 Game on Chip (G) Embedded Project                                          [Cvr Avr ,Microcontroller Atmega(32)]
   A game similar to mobile applications. Snake tales gets bigger and bigger as it keeps on eating food and gets
     overed when snake collapses with itself
   Responsible for designing circuit , gathering component and soldering on general PCB board.
   Project was ranked top among the 100 Participants in the International Technical Fest Held at Bits Pilani in 2009

PROFESSIONAL EXPERIENCE (G – group project )

Tata Consultancy Services Ltd.                                                            DEC 2010-JUNE2011
Assistant System Engineer, (Client: State bank of India.), Mumbai, India
     Project of airline reservation and hotel reservation system (dummy project during training).using core
        java,c++,and my sql. (G)
     Done coding for two blocks - updation of room status and airline status and generation of bill.
National Thermal Power Plant (Intern for 3 months)                                      JUNE 2008-SEPT2008
     Worked on embedded systems Atmega family.
     Studied various losses in the transformers .

AWARDS AND AFFILIATIONS

First Winner of international technical fest at Bits Pilani for Line follower,                         2009
First Winner of international technical fest at Bits Pilani for Game on chip,                          2009
Organized various programming and designing events during undergraduation                         2008-2010

More Related Content

What's hot

Chandan Kumar_3+_Years _EXP
Chandan Kumar_3+_Years _EXPChandan Kumar_3+_Years _EXP
Chandan Kumar_3+_Years _EXP
Chandan kumar
 
Yuvaraj.K Resume
Yuvaraj.K ResumeYuvaraj.K Resume
Yuvaraj.K Resume
yuvaraj k
 
tau 2015 spyrou fpga timing
tau 2015 spyrou fpga timingtau 2015 spyrou fpga timing
tau 2015 spyrou fpga timing
Tom Spyrou
 

What's hot (18)

Chandan Kumar_3+_Years _EXP
Chandan Kumar_3+_Years _EXPChandan Kumar_3+_Years _EXP
Chandan Kumar_3+_Years _EXP
 
FPGA Embedded Design
FPGA Embedded DesignFPGA Embedded Design
FPGA Embedded Design
 
Making of an Application Specific Integrated Circuit
Making of an Application Specific Integrated CircuitMaking of an Application Specific Integrated Circuit
Making of an Application Specific Integrated Circuit
 
Electronic Hardware Design with FPGA
Electronic Hardware Design with FPGAElectronic Hardware Design with FPGA
Electronic Hardware Design with FPGA
 
Gv2512441247
Gv2512441247Gv2512441247
Gv2512441247
 
Yuvaraj.K Resume
Yuvaraj.K ResumeYuvaraj.K Resume
Yuvaraj.K Resume
 
Aruna Ravi - M.S Thesis
Aruna Ravi - M.S ThesisAruna Ravi - M.S Thesis
Aruna Ravi - M.S Thesis
 
An fpga based efficient fruit recognition system using minimum
An fpga based efficient fruit recognition system using minimumAn fpga based efficient fruit recognition system using minimum
An fpga based efficient fruit recognition system using minimum
 
JT2016DV
JT2016DVJT2016DV
JT2016DV
 
Implementation of FPGA Based Image Processing Algorithm using Xilinx System G...
Implementation of FPGA Based Image Processing Algorithm using Xilinx System G...Implementation of FPGA Based Image Processing Algorithm using Xilinx System G...
Implementation of FPGA Based Image Processing Algorithm using Xilinx System G...
 
CV-A Naeem
CV-A NaeemCV-A Naeem
CV-A Naeem
 
Abstract chameleon chip
Abstract chameleon chipAbstract chameleon chip
Abstract chameleon chip
 
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDLDESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
 
186 193
186 193186 193
186 193
 
Nikita Resume
Nikita ResumeNikita Resume
Nikita Resume
 
tau 2015 spyrou fpga timing
tau 2015 spyrou fpga timingtau 2015 spyrou fpga timing
tau 2015 spyrou fpga timing
 
vlsi
vlsivlsi
vlsi
 
Wojciech Stanislawski Resume v2016
Wojciech Stanislawski Resume v2016Wojciech Stanislawski Resume v2016
Wojciech Stanislawski Resume v2016
 

Similar to Resume analog

Resume mixed signal
Resume mixed signalResume mixed signal
Resume mixed signal
tarora1
 
Resume digital
Resume digitalResume digital
Resume digital
tarora1
 
My profile
My profileMy profile
My profile
dhruv_63
 
Usb Controlled Function Generator
Usb Controlled Function GeneratorUsb Controlled Function Generator
Usb Controlled Function Generator
Kent Schonert
 
Resume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed SignalResume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed Signal
Arizona State University
 
Resume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed SignalResume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed Signal
Arizona State University
 
MTECH 3RD SEM PPT-1.pptx
MTECH 3RD SEM PPT-1.pptxMTECH 3RD SEM PPT-1.pptx
MTECH 3RD SEM PPT-1.pptx
SupriaNandan
 

Similar to Resume analog (20)

Resume mixed signal
Resume mixed signalResume mixed signal
Resume mixed signal
 
Resume digital
Resume digitalResume digital
Resume digital
 
My profile
My profileMy profile
My profile
 
AN IMPROVED ECG SIGNAL ACQUISITION SYSTEM THROUGH CMOS TECHNOLOGY
AN IMPROVED ECG SIGNAL ACQUISITION SYSTEM THROUGH CMOS TECHNOLOGYAN IMPROVED ECG SIGNAL ACQUISITION SYSTEM THROUGH CMOS TECHNOLOGY
AN IMPROVED ECG SIGNAL ACQUISITION SYSTEM THROUGH CMOS TECHNOLOGY
 
res9b
res9bres9b
res9b
 
Semiconductor overview
Semiconductor overviewSemiconductor overview
Semiconductor overview
 
Implementation of cmos 3
Implementation of cmos 3Implementation of cmos 3
Implementation of cmos 3
 
Usb Controlled Function Generator
Usb Controlled Function GeneratorUsb Controlled Function Generator
Usb Controlled Function Generator
 
A Two Channel Analog Front end Design AFE Design with Continuous Time ∑-∆ Mod...
A Two Channel Analog Front end Design AFE Design with Continuous Time ∑-∆ Mod...A Two Channel Analog Front end Design AFE Design with Continuous Time ∑-∆ Mod...
A Two Channel Analog Front end Design AFE Design with Continuous Time ∑-∆ Mod...
 
final report
final reportfinal report
final report
 
CMOS Analog IC design by Dr GS Javed - Refresher Course - Batch 1
CMOS Analog IC design by Dr GS Javed - Refresher Course - Batch 1CMOS Analog IC design by Dr GS Javed - Refresher Course - Batch 1
CMOS Analog IC design by Dr GS Javed - Refresher Course - Batch 1
 
WIRELESS HOME AUTOMATION USING PIC MICROCONTROLLER BASED ON RF-MODULE
WIRELESS HOME AUTOMATION USING PIC MICROCONTROLLER BASED ON RF-MODULEWIRELESS HOME AUTOMATION USING PIC MICROCONTROLLER BASED ON RF-MODULE
WIRELESS HOME AUTOMATION USING PIC MICROCONTROLLER BASED ON RF-MODULE
 
Bt31482484
Bt31482484Bt31482484
Bt31482484
 
Steper Motor Control Through Wireless
Steper Motor Control Through WirelessSteper Motor Control Through Wireless
Steper Motor Control Through Wireless
 
Resume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed SignalResume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed Signal
 
Resume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed SignalResume_Karthik_Koneru_Analog_and_Mixed Signal
Resume_Karthik_Koneru_Analog_and_Mixed Signal
 
intelligent braking system report
intelligent braking system reportintelligent braking system report
intelligent braking system report
 
Exp no 1 edited Analog electronics
Exp no 1 edited Analog electronicsExp no 1 edited Analog electronics
Exp no 1 edited Analog electronics
 
Rathinasabapathy
RathinasabapathyRathinasabapathy
Rathinasabapathy
 
MTECH 3RD SEM PPT-1.pptx
MTECH 3RD SEM PPT-1.pptxMTECH 3RD SEM PPT-1.pptx
MTECH 3RD SEM PPT-1.pptx
 

Recently uploaded

Architecting Cloud Native Applications
Architecting Cloud Native ApplicationsArchitecting Cloud Native Applications
Architecting Cloud Native Applications
WSO2
 
Finding Java's Hidden Performance Traps @ DevoxxUK 2024
Finding Java's Hidden Performance Traps @ DevoxxUK 2024Finding Java's Hidden Performance Traps @ DevoxxUK 2024
Finding Java's Hidden Performance Traps @ DevoxxUK 2024
Victor Rentea
 

Recently uploaded (20)

Connector Corner: Accelerate revenue generation using UiPath API-centric busi...
Connector Corner: Accelerate revenue generation using UiPath API-centric busi...Connector Corner: Accelerate revenue generation using UiPath API-centric busi...
Connector Corner: Accelerate revenue generation using UiPath API-centric busi...
 
Vector Search -An Introduction in Oracle Database 23ai.pptx
Vector Search -An Introduction in Oracle Database 23ai.pptxVector Search -An Introduction in Oracle Database 23ai.pptx
Vector Search -An Introduction in Oracle Database 23ai.pptx
 
Quantum Leap in Next-Generation Computing
Quantum Leap in Next-Generation ComputingQuantum Leap in Next-Generation Computing
Quantum Leap in Next-Generation Computing
 
TEST BANK For Principles of Anatomy and Physiology, 16th Edition by Gerard J....
TEST BANK For Principles of Anatomy and Physiology, 16th Edition by Gerard J....TEST BANK For Principles of Anatomy and Physiology, 16th Edition by Gerard J....
TEST BANK For Principles of Anatomy and Physiology, 16th Edition by Gerard J....
 
Platformless Horizons for Digital Adaptability
Platformless Horizons for Digital AdaptabilityPlatformless Horizons for Digital Adaptability
Platformless Horizons for Digital Adaptability
 
AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)
AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)
AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)
 
Architecting Cloud Native Applications
Architecting Cloud Native ApplicationsArchitecting Cloud Native Applications
Architecting Cloud Native Applications
 
Finding Java's Hidden Performance Traps @ DevoxxUK 2024
Finding Java's Hidden Performance Traps @ DevoxxUK 2024Finding Java's Hidden Performance Traps @ DevoxxUK 2024
Finding Java's Hidden Performance Traps @ DevoxxUK 2024
 
"I see eyes in my soup": How Delivery Hero implemented the safety system for ...
"I see eyes in my soup": How Delivery Hero implemented the safety system for ..."I see eyes in my soup": How Delivery Hero implemented the safety system for ...
"I see eyes in my soup": How Delivery Hero implemented the safety system for ...
 
API Governance and Monetization - The evolution of API governance
API Governance and Monetization -  The evolution of API governanceAPI Governance and Monetization -  The evolution of API governance
API Governance and Monetization - The evolution of API governance
 
TrustArc Webinar - Unlock the Power of AI-Driven Data Discovery
TrustArc Webinar - Unlock the Power of AI-Driven Data DiscoveryTrustArc Webinar - Unlock the Power of AI-Driven Data Discovery
TrustArc Webinar - Unlock the Power of AI-Driven Data Discovery
 
Decarbonising Commercial Real Estate: The Role of Operational Performance
Decarbonising Commercial Real Estate: The Role of Operational PerformanceDecarbonising Commercial Real Estate: The Role of Operational Performance
Decarbonising Commercial Real Estate: The Role of Operational Performance
 
CNIC Information System with Pakdata Cf In Pakistan
CNIC Information System with Pakdata Cf In PakistanCNIC Information System with Pakdata Cf In Pakistan
CNIC Information System with Pakdata Cf In Pakistan
 
Repurposing LNG terminals for Hydrogen Ammonia: Feasibility and Cost Saving
Repurposing LNG terminals for Hydrogen Ammonia: Feasibility and Cost SavingRepurposing LNG terminals for Hydrogen Ammonia: Feasibility and Cost Saving
Repurposing LNG terminals for Hydrogen Ammonia: Feasibility and Cost Saving
 
DEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
DEV meet-up UiPath Document Understanding May 7 2024 AmsterdamDEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
DEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
 
[BuildWithAI] Introduction to Gemini.pdf
[BuildWithAI] Introduction to Gemini.pdf[BuildWithAI] Introduction to Gemini.pdf
[BuildWithAI] Introduction to Gemini.pdf
 
The Zero-ETL Approach: Enhancing Data Agility and Insight
The Zero-ETL Approach: Enhancing Data Agility and InsightThe Zero-ETL Approach: Enhancing Data Agility and Insight
The Zero-ETL Approach: Enhancing Data Agility and Insight
 
WSO2's API Vision: Unifying Control, Empowering Developers
WSO2's API Vision: Unifying Control, Empowering DevelopersWSO2's API Vision: Unifying Control, Empowering Developers
WSO2's API Vision: Unifying Control, Empowering Developers
 
Choreo: Empowering the Future of Enterprise Software Engineering
Choreo: Empowering the Future of Enterprise Software EngineeringChoreo: Empowering the Future of Enterprise Software Engineering
Choreo: Empowering the Future of Enterprise Software Engineering
 
Navigating Identity and Access Management in the Modern Enterprise
Navigating Identity and Access Management in the Modern EnterpriseNavigating Identity and Access Management in the Modern Enterprise
Navigating Identity and Access Management in the Modern Enterprise
 

Resume analog

  • 1. Tarun Arora 919 East Lemon St. Apt. #211, Tempe, AZ 85281 480.278.5145 tarunarora_02@yahoo.in, tarora1@asu.edu Objective-Seeking an internship in the field of Analog Domain EDUCATION Ira A.Fulton School of Engineering at Master of Electrical Engineering, Analog and Mixed Signal (3.16/4.0) May-2013 Arizona State University, Tempe, AZ Design Kurukshetra University, India Bachelor of Engineering, Instrumentation and control (3.8/4.0) June-2010 Engineering RELEVANT COURSES (till 2nd sem at Arizona State University) Fundamentals of Solid State Devices Analog Integrated Circuits Digital System Circuits Advanced Quality Control V.L.S.I Design Advanced Analog Integrated Circuits TECHNICAL SKILLS Design Tools Cadence,Virtuoso IC Design Suite,Spectre,Xilinx ISE 12.1 Embedded tools Mplab,CVR-AVR microcontroller programming software,CVR studio. Programming Languages C,C++,embedded C,Perl,Verilog.Matlab Operating Systems Linux/Unix, MS-DOS, MAC OS, Windows (XP, 7, Vista) PROJECTS  Design Of Symmetric Operational Tran conductance Amplifier (OTA) (I) [Cadence ICFB, TSMC 0.3um CMOS]  Designed three OTA’s Basic, High Impedance and OTA with common Source Buffer  All the three circuits were optimized for Common Mode Range of .85 to 1.35V with gain greater then 43dB,UGF –at 35MHZ,PSRR and CMRR 25dB at 10KHZ., and O/P Swing 1V peak to peak load cap 1pF.  Plotted FFT to meet the distortion specs.0 dB and 6DB gain in unity gain configuration and HD3 of 20dB and 40 dB for Basic, High Impedance and OTA with common Source Buffer  Layout using Common Centroid and Multi-Finger techniques matching is improved by using dummy transistors  Rail to Rail Differential Amplifier(I) [Cadence ICFB, TSMC 0.3um CMOS]  Biasing for the circuit is done by using Wide Swing Cascode Curent Source for both Pmos and Nmos Diff. Pair  Met the gain spec of 40dB,UGF 80Mhz ,Power Less than 1mW and load capacitance 1pF.  Common Mode range was maximized from 0.4V to 2.6V  CMOS β-multiplier based constant-gm current reference current mirrors(I) [Cadence ICFB, TSMC 0.3um CMOS]  Designed three CMOS β-multiplier, Simple ,Cascoded and with Feedback  Optimized the circuit to achieve constant reference currents for wide range of VDD from 2V to 3V.  Rectified the reference current and voltage generated for constant transconductance over temperature variations from -20C to -85C.  Mismatching between two references currents was less than 5%  Two Stage Differential Amplifier with active Load (I) [Cadence ICFB, TSMC 0.3um CMOS]  Circuit was optimized with the supply of 5uA ,Differential voltage Gain 50dB and O/P swing 1V peak to peak  Performed the simulations for PSRR 45 dB ,CMRR 44.5dB , Common mode gain of -6.4 kdB, Rin=0.2749 GΩ, Rout= 25.18 kΩ.  The differential amplifier was simulated to cancel out Common mode (noise) pertaining to its high CMRR.
  • 2.  Shunt-Shunt Feedback Circuit(I ) [Cadence ICFB, TSMC 0.3um CMOS]  The design was implemented at transistor level with achieving following specifications Rinf<150kΩ,Rof<6KΩ,I<1.5mA.  The amplifier with feedback was verified to have a reduced gain of 129.3dB( gain without feedback obtained was 161.2dB) and an extended bandwidth of 6.35MHZ(3dB Bandwidth without feedback was 34.67 KHz)  Line follower (G) Embedded Project [Cvr Avr ,Microcontroller Atmega(32)]  A bot which can trace the black line on white surface using microcontroller Atmega(32) and IR Leds.  Responsible for designing circuit, gathering component and soldering on general PCB board.  Project was ranked top among the 100 Participants in the International Technical Fest Held at Bits Pilani in 2009  Game on Chip (G) Embedded Project [Cvr Avr ,Microcontroller Atmega(32)]  A game similar to mobile applications. Snake tales gets bigger and bigger as it keeps on eating food and gets overed when snake collapses with itself  Responsible for designing circuit , gathering component and soldering on general PCB board.  Project was ranked top among the 100 Participants in the International Technical Fest Held at Bits Pilani in 2009 PROFESSIONAL EXPERIENCE (G – group project ) Tata Consultancy Services Ltd. DEC 2010-JUNE2011 Assistant System Engineer, (Client: State bank of India.), Mumbai, India  Project of airline reservation and hotel reservation system (dummy project during training).using core java,c++,and my sql. (G)  Done coding for two blocks - updation of room status and airline status and generation of bill. National Thermal Power Plant (Intern for 3 months) JUNE 2008-SEPT2008  Worked on embedded systems Atmega family.  Studied various losses in the transformers . AWARDS AND AFFILIATIONS First Winner of international technical fest at Bits Pilani for Line follower, 2009 First Winner of international technical fest at Bits Pilani for Game on chip, 2009 Organized various programming and designing events during undergraduation 2008-2010