1) A fully integrated ultra low power temperature sensor has been designed in 130nm CMOS technology that generates a temperature dependent frequency without needing an external reference.
2) The sensor consists of a current generation unit that produces a temperature dependent current in the nW range. This current is then converted to a temperature dependent frequency by a ring oscillator.
3) The sensor achieves an average power consumption of 1uW and generates a frequency that varies from 250kHz to 1MHz over a temperature range of -25C to 100C without needing any external references.
Design and Analysis of Temperature Sensor using CMOS Technologyijsrd.com
This paper presents CMOS temperature sensor which is designed using starved voltage controlled ring oscillator at 180 nm CMOS technology. CMOS temperature sensor also consists a voltage level shifter, a counter, and a register that is designed using d flip flop. Temperature sensor occupies smaller silicon area with higher resolution than the conventional temperature sensor. Used VCRO has full range voltage controllability along with a wide tuning range and is most suitable for low-voltage operation due to its full range voltage controllability. Various parameters of circuits are calculated. Result shows that speed and power dissipation of circuit are directly proportional to power supply voltage. By increasing temperature we see that power dissipation of circuit increases while delay decreases.
A Sub-1-V 15-ppm/ C CMOS Band gap Voltage Referenceijsrd.com
A sub-1-V CMOS band gap voltage reference requiring no low threshold voltage device is introduced in this paper. In a CMOS technology with vthn=vthp=0 9 V at 0 C, the minimum supply voltage of the proposed voltage reference is 0.98 V, and the maximum supply current is 18 A. A temperature coefficient of 15 ppm/ C from 0 C to 100 C is recorded after trimming. The active area of the circuit is about 0.24 mm2.
Design and Analysis of Temperature Sensor using CMOS Technologyijsrd.com
This paper presents CMOS temperature sensor which is designed using starved voltage controlled ring oscillator at 180 nm CMOS technology. CMOS temperature sensor also consists a voltage level shifter, a counter, and a register that is designed using d flip flop. Temperature sensor occupies smaller silicon area with higher resolution than the conventional temperature sensor. Used VCRO has full range voltage controllability along with a wide tuning range and is most suitable for low-voltage operation due to its full range voltage controllability. Various parameters of circuits are calculated. Result shows that speed and power dissipation of circuit are directly proportional to power supply voltage. By increasing temperature we see that power dissipation of circuit increases while delay decreases.
A Sub-1-V 15-ppm/ C CMOS Band gap Voltage Referenceijsrd.com
A sub-1-V CMOS band gap voltage reference requiring no low threshold voltage device is introduced in this paper. In a CMOS technology with vthn=vthp=0 9 V at 0 C, the minimum supply voltage of the proposed voltage reference is 0.98 V, and the maximum supply current is 18 A. A temperature coefficient of 15 ppm/ C from 0 C to 100 C is recorded after trimming. The active area of the circuit is about 0.24 mm2.
Series op-amp regulator – IC voltage regulator – Switching regulator – Digital to analog converters–specifications–weighted resistor type– R-2R ladder type-Analog to digital converter –specifications–counter ramp, flash, successive approximation, dual slope types-Voltage to frequency converter–Frequency to voltage converter– Analog multiplier
The manual is very useful for UG EEE students for the subject Power Electronics
By
M.MURUGANANDAM. M.E.,(Ph.D).,MIEEE.,MISTE,
Assistant Professor & Head / EIE,
Muthayammal Engineering College,
Rasipuram,
Namakkal-637 408.
Cell No: 9965768327
The manual is useful for PG students belongs to ME power Electronics and Drives
By
M.MURUGANANDAM. M.E.,(Ph.D).,MIEEE.,MISTE,
Assistant Professor & Head / EIE,
Muthayammal Engineering College,
Rasipuram,
Namakkal-637 408.
Cell No: 9965768327
High Power Density Multi-Mosfet-Based Series Resonant Inverter for Induction ...IAES-IJPEDS
Induction heating application uses uniquely high frequency series resonant
inverter for achieving high conversion efficiency. The proposed work focus
on improving the practical constraints in requiring the cooling arrangements
necessary for switching devices used in resonant inverter due to higher
switching and conduction losses. By introducing high frequency Multi-
MOSFET based series resonant inverter for the application of induction
heating with the following merits such as minimum switching and
conduction losses using low voltage grade of automotive MOSFET’s and
higher conversion efficiency with high frequency operation. By adding series
combination of low voltage rated Multi MOSFET switches, temperature
variation according to the on-state resistance issues can be avoided by
sharing the voltage across the switches depends on the number of switches
connected in the bridge circuit without comprising existing systems
performance parameters such as THD, power factor and output power.
Simulation results also presents to verify that the proposed system achieve
higher converter efficiency.
International Journal of Engineering Research and Applications (IJERA) is an open access online peer reviewed international journal that publishes research and review articles in the fields of Computer Science, Neural Networks, Electrical Engineering, Software Engineering, Information Technology, Mechanical Engineering, Chemical Engineering, Plastic Engineering, Food Technology, Textile Engineering, Nano Technology & science, Power Electronics, Electronics & Communication Engineering, Computational mathematics, Image processing, Civil Engineering, Structural Engineering, Environmental Engineering, VLSI Testing & Low Power VLSI Design etc.
Series op-amp regulator – IC voltage regulator – Switching regulator – Digital to analog converters–specifications–weighted resistor type– R-2R ladder type-Analog to digital converter –specifications–counter ramp, flash, successive approximation, dual slope types-Voltage to frequency converter–Frequency to voltage converter– Analog multiplier
The manual is very useful for UG EEE students for the subject Power Electronics
By
M.MURUGANANDAM. M.E.,(Ph.D).,MIEEE.,MISTE,
Assistant Professor & Head / EIE,
Muthayammal Engineering College,
Rasipuram,
Namakkal-637 408.
Cell No: 9965768327
The manual is useful for PG students belongs to ME power Electronics and Drives
By
M.MURUGANANDAM. M.E.,(Ph.D).,MIEEE.,MISTE,
Assistant Professor & Head / EIE,
Muthayammal Engineering College,
Rasipuram,
Namakkal-637 408.
Cell No: 9965768327
High Power Density Multi-Mosfet-Based Series Resonant Inverter for Induction ...IAES-IJPEDS
Induction heating application uses uniquely high frequency series resonant
inverter for achieving high conversion efficiency. The proposed work focus
on improving the practical constraints in requiring the cooling arrangements
necessary for switching devices used in resonant inverter due to higher
switching and conduction losses. By introducing high frequency Multi-
MOSFET based series resonant inverter for the application of induction
heating with the following merits such as minimum switching and
conduction losses using low voltage grade of automotive MOSFET’s and
higher conversion efficiency with high frequency operation. By adding series
combination of low voltage rated Multi MOSFET switches, temperature
variation according to the on-state resistance issues can be avoided by
sharing the voltage across the switches depends on the number of switches
connected in the bridge circuit without comprising existing systems
performance parameters such as THD, power factor and output power.
Simulation results also presents to verify that the proposed system achieve
higher converter efficiency.
International Journal of Engineering Research and Applications (IJERA) is an open access online peer reviewed international journal that publishes research and review articles in the fields of Computer Science, Neural Networks, Electrical Engineering, Software Engineering, Information Technology, Mechanical Engineering, Chemical Engineering, Plastic Engineering, Food Technology, Textile Engineering, Nano Technology & science, Power Electronics, Electronics & Communication Engineering, Computational mathematics, Image processing, Civil Engineering, Structural Engineering, Environmental Engineering, VLSI Testing & Low Power VLSI Design etc.
The power electronics device which converts DC power to AC power at required output voltage and frequency level is known as inverter. Multilevel inverter is to synthesize a near sinusoidal voltage from several levels of dc voltages. In order to maintain the different voltage levels at appropriate intervals, the conduction time intervals of MOSFETS have been maintained by controlling the pulse width of gating pulses. In this paper single phase to three phase power conversion using PWM technique. The simulation is carried out in MATLAB/Simulink environment which demonstrate the feasibility of proposed scheme.
A 100-kW PV array is connected to a 25-kV grid via a DC-DC boost converter and a three-phase three-level Voltage Source Converter (VSC). Maximum Power Point Tracking (MPPT) is implemented in the boost converter by means of a Simulink® model using the 'Incremental Conductance + Integral Regulator' technique.
Another example (see PVArrayGridAverageModel model) uses average models for the DC_DC and VSC converters. In this average model the MPPT controller is based on the 'Perturb and Observe' technique.
QNET Heating Ventilation and Air Conditioning in LABVIEW & Strain GuagesRishikesh Bagwe
- Studied the wiring diagram of PI and ON-OFF controller implemented in LabVIEW and analysed its effects
- Interfaced strain gauge sensor with LabVIEW software via NI ELVIS for weight measurement
This paper deals with implementation of a multi-output Series Resonant Inverter(SRI) for induction heating applications, which uses pulse density modulation(PDM) control for full bridge Series resonant inverters for output voltage and power control. It ensures better efficiency performances than conventional control strategies. The proposed converter can be considered as a two output extension of a full bridge inverter. This full bridge inverter can control the two outputs, simultaneously and independently, up to their rated powers, which reduces the usage of number of components as compared with conventional method. It also ensures higher utilization of switches used for its operation. A two output full bridge series resonant inverter is simulated and implemented. The Experimental results are compared with the simulation results.
three level diode clamp inverter. that converts any type of DC ( rectified, PV cell, battery etc.) to AC supply. we made by mosfet and ardiuno . in this ppt we present the Simulink model of a three-level inverter and the hardware presentation of the inverter.
This paper introduces a new topology of multilevel inverter, which is able to operate at high performance. This proposed circuit achieves requirements of reduced number of switches, gate-drive circuits, and high design flexibility. In most cases fifteen-level inverters need at least twelve switches. The proposed topology has only ten switches. The inverter has a quasi-sine output voltage, which is formed by level generator and polarity changer to produce the desired voltage and current waveforms. The detailed operation of the proposed inverter is explained. The theoretical analysis and design procedure are given. Simulation results are presented to confirm the analytical approach of the proposed circuit. A 15-level and 31-level multilevel inverters were designed and tested at 50 Hz.
A Sub-Region Based Space Vector Modulation Scheme for Dual 2-Level Inverter S...IJECEIAES
This paper deals the implementation of 3-level output voltage using dual 2level inverter with control of sub-region based Space Vector Modulation (SR-SVM). Switching loss and voltage stress are the most important issues in multilevel inverters, for keep away from these problems dual inverter system executed. Using this proposed system, the conventional 3-level inverter voltage vectors and switching vectors can be located. In neutral point clamped multilevel inverter, it carries more load current fluctuations due to the DC link capacitors and it requires large capacitors. Based on the subregion SVM used to control IGBT switches placed in the dual inverter system. The proposed system improves the output voltage with reduced harmonic content with improved dc voltage utilisation. The simulation and hardware results are verified using matlab/simulink and dsPIC microcontroller.
1. 1
A Ultra Low Power Temperature Sensor in CMOS
130nm Technology
Dr. Mukul Sarkar, Vikas Aggarwal, and Pawan Kumar
Abstract—A fully-integrated ultra low power temperature sen-
sor has been designed. Temperature dependent and independent
currents are being generated to get temperature dependent
frequency. Magnitude of current has been reduced to nW level
by large value of resistor. Many high gain feedback amplifiers
are being used, consuming power just in the range of nW. Full
sensor has been designed in UMC130nm technology. No external
reference circuit is required.
Index Terms—Fully integrated, subthreshold, temperature sen-
sor, ultra-low power, UMC130nm.
I. INTRODUCTION
ULTRA low power wireless systems are need of current
market. These systems are equipped with many sensors.
Among various sensors, temperature sensor is most important
sensor and hence, the design of low power temperature sensor
is very critical. A lot of challenges are faced for design of
temperature sensor of wireless system due to a limited battery
size and correspondingly small energy capacity. The large
internal resistance of the battery also limits the maximum
current that can be drawn from the battery at a time.
Further, the sensor should be fully-integrated and self-
contained since accurate external references are not readily
available in highly integrated systems. Various types of tem-
perature sensors have been designed in CMOS technology.
Most conventional temperature sensors are based on bipolar
junction transistors (BJTs). These sensors measure temperature
by comparing a temperature-depen- dent voltage(PTAT) to a
temperature-insensitive voltage(VREF).The ratio between the
PTAT and reference voltages is fed to an analog-to-digital
converter (ADC) to be digitized. These offer high resolution
but power consumption is in order of uW. For low power
wireless systems, MOSFET-based temperature sensors have
been introduced. For low power operation, time-to-digital
frequency-to-digital conversion is used instead of ADCs.
Temperature can be calculated using a reference clock and
a temperature-dependent frequency or pulse. These sensors
consume less power than BJT-based sensors at the expense
of resolution and accuracy. Power consumption is reduced
to hundreds of nW, but an external clock is needed as a
reference. The performance of these sensors highly depends
on the accuracy of the reference clock, which is not typically
available in a wireless system. Moreover, the reference clock
itself can increase power consumption significantly. Recently,
a temperature sensor based on dynamic threshold MOSTs
(DTMOSTs) is introduced. The sensor achieves high reso-
lution (0.063 C) and accuracy but with sub- uW of power
consumption (excluding clock generation power).
II. DESIGN OF VOLTAGE REFERENCE
There are several approaches to design voltage references
in CMOS technology. The most common method is a bandgap
voltage reference using parasitic BJTs (bipolar junction tran-
sistors). To generate a temperature insensitive output volt-
age, bandgap references linearly combine two voltages with
opposing temperature characteristics: a complementary-to-
absolute-temperature (CTAT) voltage and a proportional-to-
absolute-temperature (PTAT) voltage. [1] PTAT and CTAT
currents can also combined, rather than voltages, to generate a
temperature-independent output voltage. Voltage references is
also designed by employing two devices of different threshold
voltages, which are implemented by distinct gate doping
or selective channel implantation. Another approach uses
subthreshold-biased transistors to lower minimum functional
supply voltage and power consumption.
Voltage reference must consume low power. Very few design
are there which consume nW of power. Here, we are designing
2T volatge reference. 2T voltage reference uses two different
types of devices. M1 is native device with approx. zero
threshold voltage. M2 is thick oxide device as shown in Fig.1
Mathematical calculation shows that VREF is function of both
PTAT(thermal voltage) and CTAT(threshold voltage) so it is
fairly constant with temperature.
Fig. 1. 2T reference unit
III. DESIGN OF TEMPERATURE SENSING UNIT
Temperature sensing unit is also modified version of 2T
reference unit. Here, instead of using two different types of
devices both the devices are of same kind. It removes the
CTAT component due to threshold voltage difference of two
devices. Due to this output voltage is linear function of thermal
2. 2
vout(vd= 0.4) vout(vd= 0.6666667) vout(vd= 0.9333333) vout(vd= 1.2)
(m)
30.0
40.0
50.0
60.0
70.0
80.0
90.0
100
tem p
50.00.0 25.0 75.0 100-25.0
vout
Fig. 3. Sensing unit output voltage
voltage only. Also, Since both the devices are working in
subthreshold region, output voltage is also independent of
supply voltage. Schematic is shown in Fig.2.
Fig. 2. Sensing Unit
We have plotted output voltage with temperature -20 to 100
degree celcius and also with different supply voltage varying
from 0.4 to 1.2 V as shown in Fig.3. Voltage variation is
around 0.5mV across supply voltage variation. Also, output
voltage is linear function of temperature.
IV. CURRENT GENERATING UNIT
For current generation, we start with conventional current
generation unit which we have implemented as shown in Fig.4.
It require one VREF, two sensing unit voltage generator, two
high gain amplifier, one n-mosfet, three p-mosfet and resistor.
The sensing unit voltage is duplicated across resistor. The
higher value of resistor is required to minimize the current(in
order of nA) from voltage source. High gain amplifier is
needed to perfectly match sensing voltage and voltage across
resistor. [2]
−
+
Vdd
+
−
IRVR
Vsense
−
+
+
−
VREF+
−
Vsense
VH
VL
VSS
M2
M3
M4
M1
Dummy
Fig. 4. Current generation unit
A. Design of high gain Amplifier
Two differential to single ended amplifier with open loop
gain of order 90-95 dB are needed in current generation circuit
as shown in Fig.4. Amplifiers will be used as unity gain
buffer to mirror ’Vsense’ voltage onto resistor ’R’. More the
open loop gain better it will work as buffer. We have chosen
the two stage amplifier topology for high gain as shown in
Fig.5. Both the stages are working in subthreshold region
to minimize the required current. First stage is consuming
power of 10 nA whereas second stage is consuming power of
100nA. So, overall power penalty is just 150nW for supply
voltage of 1.2V. Penalty of low power is small Unity Gain
Bandwidth(UGB). But we don’t require much of it. The gain
and phase response is shown in Fig.6. The PM(phase margin)
is around 60 degree. The gain and phase response of designed
opamp is show in Fig.6.
3. 3
M 2:150.6kH z 59.3801deg
Phase(deg)
-200.0
-150.0
-100.0
-50.0
0.0
50.0
100.0
150.0
200.0
phaseD egU nw rapped(VF("/net6")/VF("/net5"))
M 1:150.653kH z 0.0dB
(dB)
-50.0
-25.0
0.0
25.0
50.0
75.0
100
dB20(VF("/net6")/VF("/net5"))
10
-2
10
-1
10
0
10
1
10
2
10
3
10
4
10
5
10
6
10
7
freq (H z)
AC R esponse
Fig. 6. Gain and Phase response of opamp
VDD
VSS
ID
+Vin -Vin
VOUT
M1 M2
M3 M4
M5
M6
M7
M8
Fig. 5. Two stage Opamp
B. VREF Voltage
The VREF voltage is set to around VDD/2 i.e. 0.6 V.
C. Resistor
The value is chosen such that current flowing in resistor is
in the range of nA. Since Vsense voltage is varying in from
40-90mV as shown in Fig.3. So we have chosen R=90Kohms
for getting current in range of 0.5-1uA. Further increase in
resistor value decreases the current but VL decreases so low
that ring oscillator doesn’t oscillate.
D. Working of Current generation circuit
Voltage across resistor and Vsense should be prefectly close
to each other. The transient voltage plot for resistor and Vsense
at room temperature is shown in Fig.7. A dummy Vsense has
46.45
46.55
46.6
V(mV) 46.65
46.35
46.5
46.4
Vsense
V_RES
5.02.5
tim e (us)
100.0 7.5
TransientResponse
Fig. 7. Vsense and Voltage across resistor
been connected to avoid current of the main Vsense circuit
to go in direction of resistor. This ensures that current in
transistor M3 and M4 would be same.
There are two voltages ’VH’ and ’VL’ which are being
created by current generating for next stage of ring oscillator.
These two voltages are dependent on current through resistor
which itself is function of temperature. Their variation with
temperature is shown in Fig.8.
V. DESIGN OF RING OSCILLATOR
The voltage-controlled ring oscillator shown in Fig.9. is
used to translate current into frequency. It consist of inverter
followed by transmission gate(TG). We need to have odd num-
ber of stages for oscillation. We have designed three stages.
For first stage, two input NAND Gate is being used in place of
inverter, with one input connected to control signal ’Start’ so
that oscillator can be switched off externally. The transmission
4. 4
(mV)
0.0
200.0
400.0
600.0
800.0
1000
VH
VL
100
tem p
-25.0 25.00.0 50.0 75.0
VH:VL
Fig. 8. VH and VL variation with temperature
gate works as low pass filter. The resistance of TG is function
of VH and VL which are temperature dependent. So, the
frequency generated by oscillator is temperature dependent as
shown in Fig.10. The variation of frequency is from 250KHz to
Vdd
Vdd Vdd
VH
VL
Start
fclk
Fig. 9. Circuit diagram of a voltage controlled ring oscillator.
1MHz. The ring oscillator is also consuming average power of
500nW. The ring oscillator is working in subthreshold region
to save power.
(M)
.75
0.0
.5
.25
1.0
1.25
freq
100
tem p
-25.0 25.00.0 50.0 75.0
freq
Fig. 10. Frequency with temperature
-.75
-1.75
-1.25
-1.0
-1.5
A(uA)
-2.0
-2.25
i/V0/PLUS;tran (I)
2.50.0 5.0 10
tim e (us)
7.5
TransientResponse
Fig. 11. Transient current for whole design
VI. POWER CALCULATION
The average power consumption of whole design is about
1uW including that of two opamps, current generation circuit,
Vsense block and ring oscillator. The plot of power is shown
in Fig.11.
.
VII. CONCLUSION
The design was done to show that very low power tem-
perature sensor design is possible for microsystems which are
working on battery. We have been able to show that tempera-
ture can be encoded as freqquency. The power dissipation was
found to be 1uW for 1.2V supply. Further it can be converted
into digital output which we have not done here.
REFERENCES
[1] D. B. M. Seok, G. Kim and D. Sylvester, “A portable 2-transistor picowatt
temperature-compensated voltage reference operating at 0.5 v,” IEEE
Journal of Solid-State Circuits, vol. 47, no. 10, pp. 2534–2545, August
2012.
[2] S. Jeong, Z. Foo, Y. Lee, and J.-Y. Sim, “A fully-integrated 71 nw cmos
temperature sensor for low power wireless sensor nodes,” IEEE Journal
of Solid-State Circuits, vol. 49, no. 8, pp. 1682–1693, August 2014.