The document describes the design of a compliant passive digital block for a read-only RFID tag. Key aspects include:
1) An asynchronous counter is used to generate timing signals for the digital block and derive the subcarrier frequency signals. This minimizes clock activity and reduces power consumption compared to a synchronous design.
2) A 4x16 decoder addresses a 128-bit NOR ROM memory to fetch the stored electronic product code.
3) An 8x1 multiplexer sequences the parallel memory output into a serial data stream for transmission. Selection lines are derived from the asynchronous counter.
4) Data is encoded using Manchester coding before modulation and transmission back to the reader, in compliance with ISO 144