SlideShare a Scribd company logo
1 of 5
Download to read offline
IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308
_______________________________________________________________________________________
Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 862
PERFORMANCE ANALYSIS OF CMOS COMPARATOR AND CNTFET
COMPARATOR DESIGN
Vipin V. Kashti1
, Reena Monica2
M.Tech, School of Electronics engineering, VIT University, Tamilnadu, India
Assistant Professor(Sr.), School of Electronics engineering, VIT University, Tamilnadu, India
Abstract
This paper presents an efficient, low power, fast-response Carbon NanoTube Field Effect Transistor (CNTFET) based
comparator and shows the simulation results for the basic performance parameters for it. Due to the properties of Carbon
Nanotube (CNT) the CNTFET devices show faster performance as compared to that of complementary metal oxide
semiconductors (CMOS) devices. And hence CNTFET based comparator has to show much more improved performance
compared to comparator design using CMOS. The performances such as delay, power and the transient results of the CNTFET
comparator simulation are much more efficient. Both comparators are simulated in CADENCE.
Key Words: Carbon Nano-Tube Field Effect Transistor (CNTFET), MOSFET, CADENCE, Comparator, Delay and
Power.
--------------------------------------------------------------------***----------------------------------------------------------------------
1. INRTODUCTION
Silicon based MOS Technology is the basic cell of today’s
Very Large Scale Integrated systems. Moore’s law predicts
that CMOS Technology has continued to scale down which
has now reached to 32nm and latest 22nm nano-meter range
scale [2]. And it is difficult to go further since the
controlling parameters will be the problem. For these small
dimensions the systems has to suffer from many non-ideal
effects like as lowered trans-conductance, source to drain
tunnelling, gate oxide leakage, reduction in ON state
current, mismatch in devices, fluctuations in doping
patterns, degradation of mobility, delay problem etc. Such
non-ideal effects results to increase in short channel which
will rise exponentially, high power density and several
variations in process. Again as we go further scaling down
the fabrication process parameters are difficult to control
and also overall processing cost increases for scaled devices.
According to the prediction of the Industrial Technology
Roadmap (ITR), in nano-ranges the density on the chip will
be very high and will encounter some difficulties in terms of
technology limitations.
In the device operation phenomenon, Schottky Barrier (SB)
is one of the CNTFETs (as shown in Fig-1(a) and as shown
in Fig-1(b)). Good DC current can be achieved by SB-
controlled and performances for low power and high speed
can be limited. Thus we shall see the alternatives for silicon
transistors [3]. With the unique properties and if we could
fabricate precisely, the next nano transistor generation
design can be CNT based elements, which is CNTFETs.
Near around from the year 2015(as per prediction of ITR)
silicon will be replaced by new materials and their devices.
The CNTs are also recognised as ―wonder material‖ of new
century. These are also referred as the basic building blocks
for silicon circuits [3]-[6]. CNTFET overcomes most of the
basic limitations of silicon Metal Oxide Semiconductor
Field Effect Transistors (MOSFETs).
In this paper, section-2 describes the structure and
characteristics of the device. Section-3 is presenting the
design of classical comparator circuit and a new design. In
section-4 performance parameters of CNTFET are
compared with CMOS implementation. Finally section-5
concludes the paper.
Fig -1(a): Schottky Barrier
Fig -1(b): CNTFET
IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308
_______________________________________________________________________________________
Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 863
2. CARBON NANOTUBE FIELD EFFECT
TRANSISTOR
Carbon Nanotubes (CNTs) are the allotropes of carbon
having cylindrical nanostructure. Graphene sheets are rolled
at specific and discrete angles called chiral angle. In 1991
Dr.Iijima has introduced multi-walled CNTs [9], and also
the single walled CNT. The MWCNTs consists of two or
more graphene sheets inside it. Depending on the chirality
of the single walled CNTs, those can show its properties as
metal or semiconductor. Single walled graphene sheet
consists of one graphene cylinder and is rolled up with
respect to a certain direction called chirality to form a
nanotube. This direction is nothing but the tube axis
represented as T [9], shown in Fig-2. on the graphene sheet,
carbon atoms can be expressed as a function of integers
(n,m). The chiral vector C which is perpendicular to the tube
axis T, and is given by
1 2C na ma  (1)
The vector C decides, if the SWCNT is armchair or metallic,
i.e. if n=m or n-m=3i, where i is an integer, it is armchair or
metallic, if n = 0 or m = 0 the structure will be zigzag or
chiral for other n and m values. The diameter of the
SWCNT is
2 2
cca 3( mn)
π
CNT
C m n
D

 
  (2)
SWCNTs are the reason for the conduction channel in
CNTFETs. Under gate between drain and source CNT
shows as a channel region as in CMOS. The diameter of
CNT is predefined during the generation process, the CNT
width cannot be changed but depending on the number of
CNTs used in width decides the current limit. CNTFETs
have properties similar to MOSFETs but the manufacturing
process of CNTFETs is simple as compared to CMOS
which makes it as an almost ideal substitute to the
MOSFET.
The operation of CNTFET and CMOS if compared they
show almost same characteristics. But the CNTFET shows
better current properties compared to CMOS, which is due
to the heavy doping of source and drain. The gate barrier is
useful for the controlling of electron flow through it, this
barrier will generate the electric field and then allow
electrons to flow through it after application of gate voltage.
Fig-3 shows I–V characteristics the CNTFET which are
similar as MOSFET. The CNT channel has a threshold
voltage which is the deciding factor for CNTFET and is
given as: [11]
3
2 3
g
th
cnt
E aV
V
e eD

  (3)
Where, a=2.49Ao
is the carbon-to-carbon atom distance,
Vπ=3.033eV is the carbon π–π bond energy in the tight
bonding model, e is the unit electron charge, and DCNT is
the CNT diameter.
3. COMPARATOR DESIGN
The comparator circuit is nothing but a circuit which
compares an analog signal with another signal, another
signal can be either analog signal or a reference signal and
produces a output signal which is a binary signal. The
comparator has two inputs and one output, and is divided
into two basic stages [13].The first stage is the differential
stage which after comparing two input signals give a current
which is proportional to the input difference of voltages.
The second stage is generating output logic depending on
threshold voltages of the N and P CNTFET. Fig-4 shows the
comparator circuit.
The total propagation delay is given as,
1 2t t t     (4)
Fig -2: Graphene sheet and its parameters, i.,e, C-chiral
vector, T-tube axis and θ-chiral angle
Fig -3: I-V Characteristics of CNTFET
IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308
_______________________________________________________________________________________
Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 864
4. RESULT ANALYSIS AND SIMULATION
The CNTFET comparator when properly biased. Through
Inn and Inp two input signals are connected, i.e. one
sinusoidal wave and another reference sig+nal. The transient
results obtained are shown in Fig-6 (a), and for classical
CMOS design the transient simulation is shown in Fig-6 (b).
When the reference is 1V and another signal is varied from
0.9V to 1V and at proper biased condition, the magnified
waveform to see the delay at nanoseconds range, is shown
in Fig-7 (a) which shows results of classical CMOS
comparator while Fig-7 (b) shows the results of CNTFET
comparator design.
Fig -4: Classical comparator implementation with PMOS
input stage[1]
Fig -5: Circuit Design of efficient Comparator using
CNTFET
Fig -6(a): Transient Analysis of CNTFET Comparator
Design
Fig -6(b): Transient Analysis of classical MOSFET
Comparator Design
Fig -7(a): Rise and fall time analysis of classical
Comparator
IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308
_______________________________________________________________________________________
Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 865
When the time delay for rise and fall events are calculated
the result has shown that CNTFET comparator device gives
much more faster results than that of classical CMOS
comparator. The rise time for the classical comparator is
1.03ns, and for CNTFET comparator is 142.1µs. And fall
time for classical and CNTFET comparators are 821.476µs
and 164.18µs, respectively and such results are
advantageous due to capacitance between gate capacitance
and drain source capacitance of CNTFET.
Table given below shows the summary of simulation results:
3. CONCLUSIONS
This paper compares the classical CMOS and CNTFET
comparator design for performances like rise time, fall time
delay, average power consumption and transient analysis.
These comparators are simulated in CADENCE tool with
32nm technology for CNTFET and 180nm technology for
CMOS devices as given in Table1. From summary of table,
it can be concluded that the CNTFET comparator shows
quiet good performance like faster output response, less
average dissipation of power, and improved transient
response. Due to the promising feature of carbon-based
devices the possibility of replacing silicon device with
carbon devices cannot be neglected.
REFERENCES
[1] Syed Mustafa Khelat Bari, Nur-e-elahi Shonchoy,
Farah Tasnuba Kabir, Arif Khan, ―Design and
Performance Analysis of Ultra Fast CNTFET
Comparator and CMOS Implementation Comparison‖
14th International Conference on Modelling and
Simulation- 2012.
[2] ―A Semiconductor Industry Association International
Technology Roadmap for Semiconductors—2008‖
Update: Overview and Summaries, 2008.
http://www.itrs.net/Links/2008ITRS/Home2008.hm.
[3] Ref H.-S. P. Wong, ―Beyond the conventional
transistor‖, Solid- State Electronics, vol. 49, issue 5,
pp. 755-762, 2004. Refere Tans, S. A. Verschaerea
and C. Dekker, ―Room temperature transistor based on
a SWCN,‖ Science, 397: 49-52, 1998.
[4] S.Heinze, J. Tersoff, R. Martel, V. Derycke,
J.Appenzeller, and P.Avouris, ―Carbon nanotubes as
Schottky barrier transistors,‖ Phys. Rev.Lett., vol. 89,
no. 10, pp. 106 801-1–106801-4, 2002.
[5] Refer Y. Lin, J. Appenzeller, J. Knoch, P. Avouris,
―High-performance carbon nanotube field-effect
transistor with tunable polarities,‖ IEEE Trans.
Nanotechnol.,Vol 4, Issue 5, pp 481 - 489, Sept. 2005.
[6] Peng, N., H. Li and Q. Zhang, 2009. ―Nano Scale
contacts between carbon Nanotubes and metallic
Pads,‖ Acsnano, 10: 1016-25. 11.
[7] J. Deng and H.-S P. Wong, ―A Compact SPICE
Model for Carbon Nanotube Field Effect Transistors
Including Non-Idealities and Its Application — Part I:
Model of the Intrinsic Channel Region, Submitted to
IEEE Transactions on Electron Devices, 2007.
[8] S. Iijima,, ―Helical microtubules of graphitic carbon‖,
Nature, 354, 56-8, 1991.
[9] Stanford University CNTFET Model Website. (2008).
[Online]. Available: http://nano.stanford.edu/
model.php?id=23
[10]J. Appenzeller, ―Carbon nanotubes for high-
performance electronics Progress and prospect‖, Proc.
IEEE, vol. 96, no. 2, pp. 201–211, Feb.2008.
[11]J. Guo and M. Lundstrom―"Role of Phonon
Scattering In Carbon Nanotube Field-Effect
Transistors", Applied Physics Letters, vol. 86,pp.
193103, 2005.
[12]P. E. Allen and D. R. Holberg, 2002, ―CMOS Analog
Circuit Design‖, 2nd Edition, Oxford. University
Press, 2002.
BIOGRAPHIES
Mr. Vipin V. Kashti is pursuing
M.Tech in VLSI Design from VIT
University, Tamilnadu, India. He has
completed B.E. in Electronics
engineering from GNIET, Nagpur
affiliated to RTM, Nagpur University,
Maharashtra. His area of interest
includes nano-electronics, IC design
Fig -7(b): Rise and fall time analysis of CNTFET
Comparator
Performance
parameters
comparators
CMOS CNTFET
Rise delay 0.961ns 0.142ns
Fall delay 0.8215 s 0.1642ns
Average power 910mW 118mW
Table -1: Comparison between MOSFET and CNTFET
comparators
IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308
_______________________________________________________________________________________
Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 866
and Digital electronics. He is well
versed with CADENCE tool
Asst. Prof. Reena Monica is an
Assistant Professor in the School of
Electronics and Communication
Engineering, VIT University,
Tamilnadu, India. She has completed
her M-Tech degree in VLSI Design
from SRM Institute of Technology
and B.E. in Electrical and Electronics
Engineering. Her area of interest
includes VLSI Design,
nanoelectronics and nanodevice
fabrication.

More Related Content

What's hot

A transmission line based technique for de-embedding noise parameters
A transmission line based technique for de-embedding noise parametersA transmission line based technique for de-embedding noise parameters
A transmission line based technique for de-embedding noise parametersvilla1451
 
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINES
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINESDWS MODELING OF MULTICONDUCTOR TRANSMISSION LINES
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINESPiero Belforte
 
CNFET BASED BASIC GATES AND A NOVEL FULLADDER CELL
CNFET BASED BASIC GATES AND A NOVEL FULLADDER CELLCNFET BASED BASIC GATES AND A NOVEL FULLADDER CELL
CNFET BASED BASIC GATES AND A NOVEL FULLADDER CELLVLSICS Design
 
All optical network design with even and odd nodes
All optical network design with even and odd nodesAll optical network design with even and odd nodes
All optical network design with even and odd nodeseSAT Journals
 
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR TCM DECODERS
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR  TCM DECODERSHIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR  TCM DECODERS
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR TCM DECODERSLalitha Gosukonda
 
Energy Efficient Full Adders for Arithmetic Applications Based on GDI Logic
Energy Efficient Full Adders for Arithmetic Applications Based on GDI LogicEnergy Efficient Full Adders for Arithmetic Applications Based on GDI Logic
Energy Efficient Full Adders for Arithmetic Applications Based on GDI LogicAssociate Professor in VSB Coimbatore
 
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...IRJET Journal
 
IRJET- Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...
IRJET-  	  Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...IRJET-  	  Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...
IRJET- Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...IRJET Journal
 
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...IJEEE
 
Design of Three-Input XOR/XNOR using Systematic Cell Design Methodology
Design of Three-Input XOR/XNOR using Systematic Cell Design MethodologyDesign of Three-Input XOR/XNOR using Systematic Cell Design Methodology
Design of Three-Input XOR/XNOR using Systematic Cell Design MethodologyAssociate Professor in VSB Coimbatore
 
Minimization of redundant internal voltage swing in cmos full adder
Minimization of redundant internal voltage swing in cmos full adderMinimization of redundant internal voltage swing in cmos full adder
Minimization of redundant internal voltage swing in cmos full addereSAT Publishing House
 
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...VLSICS Design
 
Performance evaluation of full adder
Performance evaluation of full adderPerformance evaluation of full adder
Performance evaluation of full adderIOSRJECE
 
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...IJERA Editor
 
Implementation of Area & Power Optimized VLSI Circuits Using Logic Techniques
Implementation of Area & Power Optimized VLSI Circuits Using Logic TechniquesImplementation of Area & Power Optimized VLSI Circuits Using Logic Techniques
Implementation of Area & Power Optimized VLSI Circuits Using Logic TechniquesIOSRJVSP
 
Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...ecejntuk
 
Hybrid memristor-CMOS implementation of logic gates design using LTSpice
Hybrid memristor-CMOS implementation of logic gates design using LTSpice Hybrid memristor-CMOS implementation of logic gates design using LTSpice
Hybrid memristor-CMOS implementation of logic gates design using LTSpice IJECEIAES
 
Enhanced low power, fast and area efficient carry select adder
Enhanced low power, fast and area efficient carry select adderEnhanced low power, fast and area efficient carry select adder
Enhanced low power, fast and area efficient carry select addereSAT Publishing House
 

What's hot (19)

A transmission line based technique for de-embedding noise parameters
A transmission line based technique for de-embedding noise parametersA transmission line based technique for de-embedding noise parameters
A transmission line based technique for de-embedding noise parameters
 
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINES
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINESDWS MODELING OF MULTICONDUCTOR TRANSMISSION LINES
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINES
 
CNFET BASED BASIC GATES AND A NOVEL FULLADDER CELL
CNFET BASED BASIC GATES AND A NOVEL FULLADDER CELLCNFET BASED BASIC GATES AND A NOVEL FULLADDER CELL
CNFET BASED BASIC GATES AND A NOVEL FULLADDER CELL
 
All optical network design with even and odd nodes
All optical network design with even and odd nodesAll optical network design with even and odd nodes
All optical network design with even and odd nodes
 
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR TCM DECODERS
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR  TCM DECODERSHIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR  TCM DECODERS
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR TCM DECODERS
 
Energy Efficient Full Adders for Arithmetic Applications Based on GDI Logic
Energy Efficient Full Adders for Arithmetic Applications Based on GDI LogicEnergy Efficient Full Adders for Arithmetic Applications Based on GDI Logic
Energy Efficient Full Adders for Arithmetic Applications Based on GDI Logic
 
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...IRJET -  	  High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
IRJET - High Speed Inexact Speculative Adder using Carry Look Ahead Adder...
 
IRJET- Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...
IRJET-  	  Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...IRJET-  	  Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...
IRJET- Design and Implementation of CMOS and CNT based 2:1 Multiplexer at...
 
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...
 
Design of Three-Input XOR/XNOR using Systematic Cell Design Methodology
Design of Three-Input XOR/XNOR using Systematic Cell Design MethodologyDesign of Three-Input XOR/XNOR using Systematic Cell Design Methodology
Design of Three-Input XOR/XNOR using Systematic Cell Design Methodology
 
Minimization of redundant internal voltage swing in cmos full adder
Minimization of redundant internal voltage swing in cmos full adderMinimization of redundant internal voltage swing in cmos full adder
Minimization of redundant internal voltage swing in cmos full adder
 
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
 
Performance evaluation of full adder
Performance evaluation of full adderPerformance evaluation of full adder
Performance evaluation of full adder
 
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
 
Ijciet 10 02_067
Ijciet 10 02_067Ijciet 10 02_067
Ijciet 10 02_067
 
Implementation of Area & Power Optimized VLSI Circuits Using Logic Techniques
Implementation of Area & Power Optimized VLSI Circuits Using Logic TechniquesImplementation of Area & Power Optimized VLSI Circuits Using Logic Techniques
Implementation of Area & Power Optimized VLSI Circuits Using Logic Techniques
 
Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...
 
Hybrid memristor-CMOS implementation of logic gates design using LTSpice
Hybrid memristor-CMOS implementation of logic gates design using LTSpice Hybrid memristor-CMOS implementation of logic gates design using LTSpice
Hybrid memristor-CMOS implementation of logic gates design using LTSpice
 
Enhanced low power, fast and area efficient carry select adder
Enhanced low power, fast and area efficient carry select adderEnhanced low power, fast and area efficient carry select adder
Enhanced low power, fast and area efficient carry select adder
 

Viewers also liked

Tuning of pid controller of inverted pendulum using genetic algorithm
Tuning of pid controller of inverted pendulum using genetic algorithmTuning of pid controller of inverted pendulum using genetic algorithm
Tuning of pid controller of inverted pendulum using genetic algorithmeSAT Publishing House
 
Structural sizing and shape optimisation of a load cell
Structural sizing and shape optimisation of a load cellStructural sizing and shape optimisation of a load cell
Structural sizing and shape optimisation of a load celleSAT Publishing House
 
Energetic key for protected communication in wireless
Energetic key for protected communication in wirelessEnergetic key for protected communication in wireless
Energetic key for protected communication in wirelesseSAT Publishing House
 
Analysis of different types of current mirror in 45 nm
Analysis of different types of current mirror in 45 nmAnalysis of different types of current mirror in 45 nm
Analysis of different types of current mirror in 45 nmeSAT Publishing House
 
Evaluation the affects of mimo based rayleigh network cascaded with unstable ...
Evaluation the affects of mimo based rayleigh network cascaded with unstable ...Evaluation the affects of mimo based rayleigh network cascaded with unstable ...
Evaluation the affects of mimo based rayleigh network cascaded with unstable ...eSAT Publishing House
 
Technical engineering in industrial ippc as a key tool for ambient air qualit...
Technical engineering in industrial ippc as a key tool for ambient air qualit...Technical engineering in industrial ippc as a key tool for ambient air qualit...
Technical engineering in industrial ippc as a key tool for ambient air qualit...eSAT Publishing House
 
Evaluation of performance of intake tower dam for
Evaluation of performance of intake tower dam forEvaluation of performance of intake tower dam for
Evaluation of performance of intake tower dam foreSAT Publishing House
 
Unity power factor control by pwm rectifier
Unity power factor control by pwm rectifierUnity power factor control by pwm rectifier
Unity power factor control by pwm rectifiereSAT Publishing House
 
Numerical simulation of tidal circulation in the
Numerical simulation of tidal circulation in theNumerical simulation of tidal circulation in the
Numerical simulation of tidal circulation in theeSAT Publishing House
 
Near equatorial orbit small sar constellation for developing nations
Near equatorial orbit small sar constellation for developing nationsNear equatorial orbit small sar constellation for developing nations
Near equatorial orbit small sar constellation for developing nationseSAT Publishing House
 
A clonal based algorithm for the reconstruction of
A clonal based algorithm for the reconstruction ofA clonal based algorithm for the reconstruction of
A clonal based algorithm for the reconstruction ofeSAT Publishing House
 
Study and implementation of dc drive using pic16 f877a microcontroller
Study and implementation of dc drive using pic16 f877a microcontrollerStudy and implementation of dc drive using pic16 f877a microcontroller
Study and implementation of dc drive using pic16 f877a microcontrollereSAT Publishing House
 
Study and comparison of various communication based protective relaying schem...
Study and comparison of various communication based protective relaying schem...Study and comparison of various communication based protective relaying schem...
Study and comparison of various communication based protective relaying schem...eSAT Publishing House
 
Performance analysis of sobel edge filter on heterogeneous system using opencl
Performance analysis of sobel edge filter on heterogeneous system using openclPerformance analysis of sobel edge filter on heterogeneous system using opencl
Performance analysis of sobel edge filter on heterogeneous system using opencleSAT Publishing House
 
Vibration analysis of a torpedo battery tray using fea
Vibration analysis of a torpedo battery tray using feaVibration analysis of a torpedo battery tray using fea
Vibration analysis of a torpedo battery tray using feaeSAT Publishing House
 
Comparison of used metadata elements in digital libraries in iran with dublin...
Comparison of used metadata elements in digital libraries in iran with dublin...Comparison of used metadata elements in digital libraries in iran with dublin...
Comparison of used metadata elements in digital libraries in iran with dublin...eSAT Publishing House
 
Coupling the bionic surface friction contact performance and wear resistance ...
Coupling the bionic surface friction contact performance and wear resistance ...Coupling the bionic surface friction contact performance and wear resistance ...
Coupling the bionic surface friction contact performance and wear resistance ...eSAT Publishing House
 
Variance rover system web analytics tool using data
Variance rover system web analytics tool using dataVariance rover system web analytics tool using data
Variance rover system web analytics tool using dataeSAT Publishing House
 

Viewers also liked (20)

Tuning of pid controller of inverted pendulum using genetic algorithm
Tuning of pid controller of inverted pendulum using genetic algorithmTuning of pid controller of inverted pendulum using genetic algorithm
Tuning of pid controller of inverted pendulum using genetic algorithm
 
Structural sizing and shape optimisation of a load cell
Structural sizing and shape optimisation of a load cellStructural sizing and shape optimisation of a load cell
Structural sizing and shape optimisation of a load cell
 
Enhancement of power quality in a
Enhancement of power quality in aEnhancement of power quality in a
Enhancement of power quality in a
 
Energetic key for protected communication in wireless
Energetic key for protected communication in wirelessEnergetic key for protected communication in wireless
Energetic key for protected communication in wireless
 
Environmental sciences
Environmental sciencesEnvironmental sciences
Environmental sciences
 
Analysis of different types of current mirror in 45 nm
Analysis of different types of current mirror in 45 nmAnalysis of different types of current mirror in 45 nm
Analysis of different types of current mirror in 45 nm
 
Evaluation the affects of mimo based rayleigh network cascaded with unstable ...
Evaluation the affects of mimo based rayleigh network cascaded with unstable ...Evaluation the affects of mimo based rayleigh network cascaded with unstable ...
Evaluation the affects of mimo based rayleigh network cascaded with unstable ...
 
Technical engineering in industrial ippc as a key tool for ambient air qualit...
Technical engineering in industrial ippc as a key tool for ambient air qualit...Technical engineering in industrial ippc as a key tool for ambient air qualit...
Technical engineering in industrial ippc as a key tool for ambient air qualit...
 
Evaluation of performance of intake tower dam for
Evaluation of performance of intake tower dam forEvaluation of performance of intake tower dam for
Evaluation of performance of intake tower dam for
 
Unity power factor control by pwm rectifier
Unity power factor control by pwm rectifierUnity power factor control by pwm rectifier
Unity power factor control by pwm rectifier
 
Numerical simulation of tidal circulation in the
Numerical simulation of tidal circulation in theNumerical simulation of tidal circulation in the
Numerical simulation of tidal circulation in the
 
Near equatorial orbit small sar constellation for developing nations
Near equatorial orbit small sar constellation for developing nationsNear equatorial orbit small sar constellation for developing nations
Near equatorial orbit small sar constellation for developing nations
 
A clonal based algorithm for the reconstruction of
A clonal based algorithm for the reconstruction ofA clonal based algorithm for the reconstruction of
A clonal based algorithm for the reconstruction of
 
Study and implementation of dc drive using pic16 f877a microcontroller
Study and implementation of dc drive using pic16 f877a microcontrollerStudy and implementation of dc drive using pic16 f877a microcontroller
Study and implementation of dc drive using pic16 f877a microcontroller
 
Study and comparison of various communication based protective relaying schem...
Study and comparison of various communication based protective relaying schem...Study and comparison of various communication based protective relaying schem...
Study and comparison of various communication based protective relaying schem...
 
Performance analysis of sobel edge filter on heterogeneous system using opencl
Performance analysis of sobel edge filter on heterogeneous system using openclPerformance analysis of sobel edge filter on heterogeneous system using opencl
Performance analysis of sobel edge filter on heterogeneous system using opencl
 
Vibration analysis of a torpedo battery tray using fea
Vibration analysis of a torpedo battery tray using feaVibration analysis of a torpedo battery tray using fea
Vibration analysis of a torpedo battery tray using fea
 
Comparison of used metadata elements in digital libraries in iran with dublin...
Comparison of used metadata elements in digital libraries in iran with dublin...Comparison of used metadata elements in digital libraries in iran with dublin...
Comparison of used metadata elements in digital libraries in iran with dublin...
 
Coupling the bionic surface friction contact performance and wear resistance ...
Coupling the bionic surface friction contact performance and wear resistance ...Coupling the bionic surface friction contact performance and wear resistance ...
Coupling the bionic surface friction contact performance and wear resistance ...
 
Variance rover system web analytics tool using data
Variance rover system web analytics tool using dataVariance rover system web analytics tool using data
Variance rover system web analytics tool using data
 

Similar to CNTFET Comparator Outperforms CMOS Design

Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...
Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...
Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...VLSICS Design
 
DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...
DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...
DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...VLSICS Design
 
Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopIAEME Publication
 
Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopIAEME Publication
 
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...VLSICS Design
 
LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...
LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...
LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...IRJET Journal
 
Analysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder CircuitAnalysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder CircuitIRJET Journal
 
A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...
A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...
A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...IRJET Journal
 
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack TechniqueDesigning of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack TechniqueIJERA Editor
 
Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...
Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...
Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...VLSICS Design
 
Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2IAEME Publication
 
Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2IAEME Publication
 
Carbon Nanotube Based Circuit Designing: A Review
Carbon Nanotube Based Circuit Designing: A ReviewCarbon Nanotube Based Circuit Designing: A Review
Carbon Nanotube Based Circuit Designing: A ReviewIJERDJOURNAL
 
Design of carbon nanotube field effect transistor (CNTFET) small signal model
Design of carbon nanotube field effect transistor (CNTFET) small signal model  Design of carbon nanotube field effect transistor (CNTFET) small signal model
Design of carbon nanotube field effect transistor (CNTFET) small signal model IJECEIAES
 
CNTFET Based Analog and Digital Circuit Designing: A Review
CNTFET Based Analog and Digital Circuit Designing: A ReviewCNTFET Based Analog and Digital Circuit Designing: A Review
CNTFET Based Analog and Digital Circuit Designing: A ReviewIJMERJOURNAL
 
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...IRJET Journal
 
ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...
ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...
ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...VLSICS Design
 
Performance Analysis of Interconnect Drivers for Ultralow Power Applications
Performance Analysis of Interconnect Drivers for Ultralow Power ApplicationsPerformance Analysis of Interconnect Drivers for Ultralow Power Applications
Performance Analysis of Interconnect Drivers for Ultralow Power ApplicationsIDES Editor
 

Similar to CNTFET Comparator Outperforms CMOS Design (20)

Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...
Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...
Designing High-Speed, Low-Power Full Adder Cells Based on Carbon Nanotube Tec...
 
DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...
DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...
DESIGNING HIGH-SPEED, LOW-POWER FULL ADDER CELLS BASED ON CARBON NANOTUBE TEC...
 
Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flop
 
Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flop
 
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
 
LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...
LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...
LOW POWER BASED TERNARY HALF ADDER USING FIN TYPE FIELD EFFECT TRANSISTOR TEC...
 
Analysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder CircuitAnalysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
 
A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...
A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...
A Comparative Performance Analysis of Copper on Chip and CNTFET Nano Intercon...
 
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack TechniqueDesigning of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
Designing of Low Power CNTFET Based D Flip-Flop Using Forced Stack Technique
 
Lf3420252035
Lf3420252035Lf3420252035
Lf3420252035
 
Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...
Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...
Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effe...
 
Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2
 
Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2Performance evaluation of reversible logic based cntfet demultiplexer 2
Performance evaluation of reversible logic based cntfet demultiplexer 2
 
Kg3418451855
Kg3418451855Kg3418451855
Kg3418451855
 
Carbon Nanotube Based Circuit Designing: A Review
Carbon Nanotube Based Circuit Designing: A ReviewCarbon Nanotube Based Circuit Designing: A Review
Carbon Nanotube Based Circuit Designing: A Review
 
Design of carbon nanotube field effect transistor (CNTFET) small signal model
Design of carbon nanotube field effect transistor (CNTFET) small signal model  Design of carbon nanotube field effect transistor (CNTFET) small signal model
Design of carbon nanotube field effect transistor (CNTFET) small signal model
 
CNTFET Based Analog and Digital Circuit Designing: A Review
CNTFET Based Analog and Digital Circuit Designing: A ReviewCNTFET Based Analog and Digital Circuit Designing: A Review
CNTFET Based Analog and Digital Circuit Designing: A Review
 
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
 
ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...
ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...
ENERGY EFFICIENT FULL ADDER CELL DESIGN WITH USING CARBON NANOTUBE FIELD EFFE...
 
Performance Analysis of Interconnect Drivers for Ultralow Power Applications
Performance Analysis of Interconnect Drivers for Ultralow Power ApplicationsPerformance Analysis of Interconnect Drivers for Ultralow Power Applications
Performance Analysis of Interconnect Drivers for Ultralow Power Applications
 

More from eSAT Publishing House

Likely impacts of hudhud on the environment of visakhapatnam
Likely impacts of hudhud on the environment of visakhapatnamLikely impacts of hudhud on the environment of visakhapatnam
Likely impacts of hudhud on the environment of visakhapatnameSAT Publishing House
 
Impact of flood disaster in a drought prone area – case study of alampur vill...
Impact of flood disaster in a drought prone area – case study of alampur vill...Impact of flood disaster in a drought prone area – case study of alampur vill...
Impact of flood disaster in a drought prone area – case study of alampur vill...eSAT Publishing House
 
Hudhud cyclone – a severe disaster in visakhapatnam
Hudhud cyclone – a severe disaster in visakhapatnamHudhud cyclone – a severe disaster in visakhapatnam
Hudhud cyclone – a severe disaster in visakhapatnameSAT Publishing House
 
Groundwater investigation using geophysical methods a case study of pydibhim...
Groundwater investigation using geophysical methods  a case study of pydibhim...Groundwater investigation using geophysical methods  a case study of pydibhim...
Groundwater investigation using geophysical methods a case study of pydibhim...eSAT Publishing House
 
Flood related disasters concerned to urban flooding in bangalore, india
Flood related disasters concerned to urban flooding in bangalore, indiaFlood related disasters concerned to urban flooding in bangalore, india
Flood related disasters concerned to urban flooding in bangalore, indiaeSAT Publishing House
 
Enhancing post disaster recovery by optimal infrastructure capacity building
Enhancing post disaster recovery by optimal infrastructure capacity buildingEnhancing post disaster recovery by optimal infrastructure capacity building
Enhancing post disaster recovery by optimal infrastructure capacity buildingeSAT Publishing House
 
Effect of lintel and lintel band on the global performance of reinforced conc...
Effect of lintel and lintel band on the global performance of reinforced conc...Effect of lintel and lintel band on the global performance of reinforced conc...
Effect of lintel and lintel band on the global performance of reinforced conc...eSAT Publishing House
 
Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...
Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...
Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...eSAT Publishing House
 
Wind damage to buildings, infrastrucuture and landscape elements along the be...
Wind damage to buildings, infrastrucuture and landscape elements along the be...Wind damage to buildings, infrastrucuture and landscape elements along the be...
Wind damage to buildings, infrastrucuture and landscape elements along the be...eSAT Publishing House
 
Shear strength of rc deep beam panels – a review
Shear strength of rc deep beam panels – a reviewShear strength of rc deep beam panels – a review
Shear strength of rc deep beam panels – a revieweSAT Publishing House
 
Role of voluntary teams of professional engineers in dissater management – ex...
Role of voluntary teams of professional engineers in dissater management – ex...Role of voluntary teams of professional engineers in dissater management – ex...
Role of voluntary teams of professional engineers in dissater management – ex...eSAT Publishing House
 
Risk analysis and environmental hazard management
Risk analysis and environmental hazard managementRisk analysis and environmental hazard management
Risk analysis and environmental hazard managementeSAT Publishing House
 
Review study on performance of seismically tested repaired shear walls
Review study on performance of seismically tested repaired shear wallsReview study on performance of seismically tested repaired shear walls
Review study on performance of seismically tested repaired shear wallseSAT Publishing House
 
Monitoring and assessment of air quality with reference to dust particles (pm...
Monitoring and assessment of air quality with reference to dust particles (pm...Monitoring and assessment of air quality with reference to dust particles (pm...
Monitoring and assessment of air quality with reference to dust particles (pm...eSAT Publishing House
 
Low cost wireless sensor networks and smartphone applications for disaster ma...
Low cost wireless sensor networks and smartphone applications for disaster ma...Low cost wireless sensor networks and smartphone applications for disaster ma...
Low cost wireless sensor networks and smartphone applications for disaster ma...eSAT Publishing House
 
Coastal zones – seismic vulnerability an analysis from east coast of india
Coastal zones – seismic vulnerability an analysis from east coast of indiaCoastal zones – seismic vulnerability an analysis from east coast of india
Coastal zones – seismic vulnerability an analysis from east coast of indiaeSAT Publishing House
 
Can fracture mechanics predict damage due disaster of structures
Can fracture mechanics predict damage due disaster of structuresCan fracture mechanics predict damage due disaster of structures
Can fracture mechanics predict damage due disaster of structureseSAT Publishing House
 
Assessment of seismic susceptibility of rc buildings
Assessment of seismic susceptibility of rc buildingsAssessment of seismic susceptibility of rc buildings
Assessment of seismic susceptibility of rc buildingseSAT Publishing House
 
A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...
A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...
A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...eSAT Publishing House
 
Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...
Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...
Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...eSAT Publishing House
 

More from eSAT Publishing House (20)

Likely impacts of hudhud on the environment of visakhapatnam
Likely impacts of hudhud on the environment of visakhapatnamLikely impacts of hudhud on the environment of visakhapatnam
Likely impacts of hudhud on the environment of visakhapatnam
 
Impact of flood disaster in a drought prone area – case study of alampur vill...
Impact of flood disaster in a drought prone area – case study of alampur vill...Impact of flood disaster in a drought prone area – case study of alampur vill...
Impact of flood disaster in a drought prone area – case study of alampur vill...
 
Hudhud cyclone – a severe disaster in visakhapatnam
Hudhud cyclone – a severe disaster in visakhapatnamHudhud cyclone – a severe disaster in visakhapatnam
Hudhud cyclone – a severe disaster in visakhapatnam
 
Groundwater investigation using geophysical methods a case study of pydibhim...
Groundwater investigation using geophysical methods  a case study of pydibhim...Groundwater investigation using geophysical methods  a case study of pydibhim...
Groundwater investigation using geophysical methods a case study of pydibhim...
 
Flood related disasters concerned to urban flooding in bangalore, india
Flood related disasters concerned to urban flooding in bangalore, indiaFlood related disasters concerned to urban flooding in bangalore, india
Flood related disasters concerned to urban flooding in bangalore, india
 
Enhancing post disaster recovery by optimal infrastructure capacity building
Enhancing post disaster recovery by optimal infrastructure capacity buildingEnhancing post disaster recovery by optimal infrastructure capacity building
Enhancing post disaster recovery by optimal infrastructure capacity building
 
Effect of lintel and lintel band on the global performance of reinforced conc...
Effect of lintel and lintel band on the global performance of reinforced conc...Effect of lintel and lintel band on the global performance of reinforced conc...
Effect of lintel and lintel band on the global performance of reinforced conc...
 
Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...
Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...
Wind damage to trees in the gitam university campus at visakhapatnam by cyclo...
 
Wind damage to buildings, infrastrucuture and landscape elements along the be...
Wind damage to buildings, infrastrucuture and landscape elements along the be...Wind damage to buildings, infrastrucuture and landscape elements along the be...
Wind damage to buildings, infrastrucuture and landscape elements along the be...
 
Shear strength of rc deep beam panels – a review
Shear strength of rc deep beam panels – a reviewShear strength of rc deep beam panels – a review
Shear strength of rc deep beam panels – a review
 
Role of voluntary teams of professional engineers in dissater management – ex...
Role of voluntary teams of professional engineers in dissater management – ex...Role of voluntary teams of professional engineers in dissater management – ex...
Role of voluntary teams of professional engineers in dissater management – ex...
 
Risk analysis and environmental hazard management
Risk analysis and environmental hazard managementRisk analysis and environmental hazard management
Risk analysis and environmental hazard management
 
Review study on performance of seismically tested repaired shear walls
Review study on performance of seismically tested repaired shear wallsReview study on performance of seismically tested repaired shear walls
Review study on performance of seismically tested repaired shear walls
 
Monitoring and assessment of air quality with reference to dust particles (pm...
Monitoring and assessment of air quality with reference to dust particles (pm...Monitoring and assessment of air quality with reference to dust particles (pm...
Monitoring and assessment of air quality with reference to dust particles (pm...
 
Low cost wireless sensor networks and smartphone applications for disaster ma...
Low cost wireless sensor networks and smartphone applications for disaster ma...Low cost wireless sensor networks and smartphone applications for disaster ma...
Low cost wireless sensor networks and smartphone applications for disaster ma...
 
Coastal zones – seismic vulnerability an analysis from east coast of india
Coastal zones – seismic vulnerability an analysis from east coast of indiaCoastal zones – seismic vulnerability an analysis from east coast of india
Coastal zones – seismic vulnerability an analysis from east coast of india
 
Can fracture mechanics predict damage due disaster of structures
Can fracture mechanics predict damage due disaster of structuresCan fracture mechanics predict damage due disaster of structures
Can fracture mechanics predict damage due disaster of structures
 
Assessment of seismic susceptibility of rc buildings
Assessment of seismic susceptibility of rc buildingsAssessment of seismic susceptibility of rc buildings
Assessment of seismic susceptibility of rc buildings
 
A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...
A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...
A geophysical insight of earthquake occurred on 21 st may 2014 off paradip, b...
 
Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...
Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...
Effect of hudhud cyclone on the development of visakhapatnam as smart and gre...
 

Recently uploaded

Artificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptxArtificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptxbritheesh05
 
chaitra-1.pptx fake news detection using machine learning
chaitra-1.pptx  fake news detection using machine learningchaitra-1.pptx  fake news detection using machine learning
chaitra-1.pptx fake news detection using machine learningmisbanausheenparvam
 
Internship report on mechanical engineering
Internship report on mechanical engineeringInternship report on mechanical engineering
Internship report on mechanical engineeringmalavadedarshan25
 
What are the advantages and disadvantages of membrane structures.pptx
What are the advantages and disadvantages of membrane structures.pptxWhat are the advantages and disadvantages of membrane structures.pptx
What are the advantages and disadvantages of membrane structures.pptxwendy cai
 
INFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETE
INFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETEINFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETE
INFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETEroselinkalist12
 
Introduction to Microprocesso programming and interfacing.pptx
Introduction to Microprocesso programming and interfacing.pptxIntroduction to Microprocesso programming and interfacing.pptx
Introduction to Microprocesso programming and interfacing.pptxvipinkmenon1
 
HARMONY IN THE HUMAN BEING - Unit-II UHV-2
HARMONY IN THE HUMAN BEING - Unit-II UHV-2HARMONY IN THE HUMAN BEING - Unit-II UHV-2
HARMONY IN THE HUMAN BEING - Unit-II UHV-2RajaP95
 
Call Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call GirlsCall Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call Girlsssuser7cb4ff
 
complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...asadnawaz62
 
Oxy acetylene welding presentation note.
Oxy acetylene welding presentation note.Oxy acetylene welding presentation note.
Oxy acetylene welding presentation note.eptoze12
 
APPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICS
APPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICSAPPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICS
APPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICSKurinjimalarL3
 
GDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentationGDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentationGDSCAESB
 
Current Transformer Drawing and GTP for MSETCL
Current Transformer Drawing and GTP for MSETCLCurrent Transformer Drawing and GTP for MSETCL
Current Transformer Drawing and GTP for MSETCLDeelipZope
 
IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024Mark Billinghurst
 
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionSachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionDr.Costas Sachpazis
 

Recently uploaded (20)

Artificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptxArtificial-Intelligence-in-Electronics (K).pptx
Artificial-Intelligence-in-Electronics (K).pptx
 
chaitra-1.pptx fake news detection using machine learning
chaitra-1.pptx  fake news detection using machine learningchaitra-1.pptx  fake news detection using machine learning
chaitra-1.pptx fake news detection using machine learning
 
POWER SYSTEMS-1 Complete notes examples
POWER SYSTEMS-1 Complete notes  examplesPOWER SYSTEMS-1 Complete notes  examples
POWER SYSTEMS-1 Complete notes examples
 
Internship report on mechanical engineering
Internship report on mechanical engineeringInternship report on mechanical engineering
Internship report on mechanical engineering
 
Call Us -/9953056974- Call Girls In Vikaspuri-/- Delhi NCR
Call Us -/9953056974- Call Girls In Vikaspuri-/- Delhi NCRCall Us -/9953056974- Call Girls In Vikaspuri-/- Delhi NCR
Call Us -/9953056974- Call Girls In Vikaspuri-/- Delhi NCR
 
What are the advantages and disadvantages of membrane structures.pptx
What are the advantages and disadvantages of membrane structures.pptxWhat are the advantages and disadvantages of membrane structures.pptx
What are the advantages and disadvantages of membrane structures.pptx
 
INFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETE
INFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETEINFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETE
INFLUENCE OF NANOSILICA ON THE PROPERTIES OF CONCRETE
 
Introduction to Microprocesso programming and interfacing.pptx
Introduction to Microprocesso programming and interfacing.pptxIntroduction to Microprocesso programming and interfacing.pptx
Introduction to Microprocesso programming and interfacing.pptx
 
HARMONY IN THE HUMAN BEING - Unit-II UHV-2
HARMONY IN THE HUMAN BEING - Unit-II UHV-2HARMONY IN THE HUMAN BEING - Unit-II UHV-2
HARMONY IN THE HUMAN BEING - Unit-II UHV-2
 
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
 
Call Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call GirlsCall Girls Narol 7397865700 Independent Call Girls
Call Girls Narol 7397865700 Independent Call Girls
 
complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...
 
Oxy acetylene welding presentation note.
Oxy acetylene welding presentation note.Oxy acetylene welding presentation note.
Oxy acetylene welding presentation note.
 
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptxExploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
 
Design and analysis of solar grass cutter.pdf
Design and analysis of solar grass cutter.pdfDesign and analysis of solar grass cutter.pdf
Design and analysis of solar grass cutter.pdf
 
APPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICS
APPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICSAPPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICS
APPLICATIONS-AC/DC DRIVES-OPERATING CHARACTERISTICS
 
GDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentationGDSC ASEB Gen AI study jams presentation
GDSC ASEB Gen AI study jams presentation
 
Current Transformer Drawing and GTP for MSETCL
Current Transformer Drawing and GTP for MSETCLCurrent Transformer Drawing and GTP for MSETCL
Current Transformer Drawing and GTP for MSETCL
 
IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024IVE Industry Focused Event - Defence Sector 2024
IVE Industry Focused Event - Defence Sector 2024
 
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionSachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
 

CNTFET Comparator Outperforms CMOS Design

  • 1. IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308 _______________________________________________________________________________________ Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 862 PERFORMANCE ANALYSIS OF CMOS COMPARATOR AND CNTFET COMPARATOR DESIGN Vipin V. Kashti1 , Reena Monica2 M.Tech, School of Electronics engineering, VIT University, Tamilnadu, India Assistant Professor(Sr.), School of Electronics engineering, VIT University, Tamilnadu, India Abstract This paper presents an efficient, low power, fast-response Carbon NanoTube Field Effect Transistor (CNTFET) based comparator and shows the simulation results for the basic performance parameters for it. Due to the properties of Carbon Nanotube (CNT) the CNTFET devices show faster performance as compared to that of complementary metal oxide semiconductors (CMOS) devices. And hence CNTFET based comparator has to show much more improved performance compared to comparator design using CMOS. The performances such as delay, power and the transient results of the CNTFET comparator simulation are much more efficient. Both comparators are simulated in CADENCE. Key Words: Carbon Nano-Tube Field Effect Transistor (CNTFET), MOSFET, CADENCE, Comparator, Delay and Power. --------------------------------------------------------------------***---------------------------------------------------------------------- 1. INRTODUCTION Silicon based MOS Technology is the basic cell of today’s Very Large Scale Integrated systems. Moore’s law predicts that CMOS Technology has continued to scale down which has now reached to 32nm and latest 22nm nano-meter range scale [2]. And it is difficult to go further since the controlling parameters will be the problem. For these small dimensions the systems has to suffer from many non-ideal effects like as lowered trans-conductance, source to drain tunnelling, gate oxide leakage, reduction in ON state current, mismatch in devices, fluctuations in doping patterns, degradation of mobility, delay problem etc. Such non-ideal effects results to increase in short channel which will rise exponentially, high power density and several variations in process. Again as we go further scaling down the fabrication process parameters are difficult to control and also overall processing cost increases for scaled devices. According to the prediction of the Industrial Technology Roadmap (ITR), in nano-ranges the density on the chip will be very high and will encounter some difficulties in terms of technology limitations. In the device operation phenomenon, Schottky Barrier (SB) is one of the CNTFETs (as shown in Fig-1(a) and as shown in Fig-1(b)). Good DC current can be achieved by SB- controlled and performances for low power and high speed can be limited. Thus we shall see the alternatives for silicon transistors [3]. With the unique properties and if we could fabricate precisely, the next nano transistor generation design can be CNT based elements, which is CNTFETs. Near around from the year 2015(as per prediction of ITR) silicon will be replaced by new materials and their devices. The CNTs are also recognised as ―wonder material‖ of new century. These are also referred as the basic building blocks for silicon circuits [3]-[6]. CNTFET overcomes most of the basic limitations of silicon Metal Oxide Semiconductor Field Effect Transistors (MOSFETs). In this paper, section-2 describes the structure and characteristics of the device. Section-3 is presenting the design of classical comparator circuit and a new design. In section-4 performance parameters of CNTFET are compared with CMOS implementation. Finally section-5 concludes the paper. Fig -1(a): Schottky Barrier Fig -1(b): CNTFET
  • 2. IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308 _______________________________________________________________________________________ Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 863 2. CARBON NANOTUBE FIELD EFFECT TRANSISTOR Carbon Nanotubes (CNTs) are the allotropes of carbon having cylindrical nanostructure. Graphene sheets are rolled at specific and discrete angles called chiral angle. In 1991 Dr.Iijima has introduced multi-walled CNTs [9], and also the single walled CNT. The MWCNTs consists of two or more graphene sheets inside it. Depending on the chirality of the single walled CNTs, those can show its properties as metal or semiconductor. Single walled graphene sheet consists of one graphene cylinder and is rolled up with respect to a certain direction called chirality to form a nanotube. This direction is nothing but the tube axis represented as T [9], shown in Fig-2. on the graphene sheet, carbon atoms can be expressed as a function of integers (n,m). The chiral vector C which is perpendicular to the tube axis T, and is given by 1 2C na ma  (1) The vector C decides, if the SWCNT is armchair or metallic, i.e. if n=m or n-m=3i, where i is an integer, it is armchair or metallic, if n = 0 or m = 0 the structure will be zigzag or chiral for other n and m values. The diameter of the SWCNT is 2 2 cca 3( mn) π CNT C m n D      (2) SWCNTs are the reason for the conduction channel in CNTFETs. Under gate between drain and source CNT shows as a channel region as in CMOS. The diameter of CNT is predefined during the generation process, the CNT width cannot be changed but depending on the number of CNTs used in width decides the current limit. CNTFETs have properties similar to MOSFETs but the manufacturing process of CNTFETs is simple as compared to CMOS which makes it as an almost ideal substitute to the MOSFET. The operation of CNTFET and CMOS if compared they show almost same characteristics. But the CNTFET shows better current properties compared to CMOS, which is due to the heavy doping of source and drain. The gate barrier is useful for the controlling of electron flow through it, this barrier will generate the electric field and then allow electrons to flow through it after application of gate voltage. Fig-3 shows I–V characteristics the CNTFET which are similar as MOSFET. The CNT channel has a threshold voltage which is the deciding factor for CNTFET and is given as: [11] 3 2 3 g th cnt E aV V e eD    (3) Where, a=2.49Ao is the carbon-to-carbon atom distance, Vπ=3.033eV is the carbon π–π bond energy in the tight bonding model, e is the unit electron charge, and DCNT is the CNT diameter. 3. COMPARATOR DESIGN The comparator circuit is nothing but a circuit which compares an analog signal with another signal, another signal can be either analog signal or a reference signal and produces a output signal which is a binary signal. The comparator has two inputs and one output, and is divided into two basic stages [13].The first stage is the differential stage which after comparing two input signals give a current which is proportional to the input difference of voltages. The second stage is generating output logic depending on threshold voltages of the N and P CNTFET. Fig-4 shows the comparator circuit. The total propagation delay is given as, 1 2t t t     (4) Fig -2: Graphene sheet and its parameters, i.,e, C-chiral vector, T-tube axis and θ-chiral angle Fig -3: I-V Characteristics of CNTFET
  • 3. IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308 _______________________________________________________________________________________ Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 864 4. RESULT ANALYSIS AND SIMULATION The CNTFET comparator when properly biased. Through Inn and Inp two input signals are connected, i.e. one sinusoidal wave and another reference sig+nal. The transient results obtained are shown in Fig-6 (a), and for classical CMOS design the transient simulation is shown in Fig-6 (b). When the reference is 1V and another signal is varied from 0.9V to 1V and at proper biased condition, the magnified waveform to see the delay at nanoseconds range, is shown in Fig-7 (a) which shows results of classical CMOS comparator while Fig-7 (b) shows the results of CNTFET comparator design. Fig -4: Classical comparator implementation with PMOS input stage[1] Fig -5: Circuit Design of efficient Comparator using CNTFET Fig -6(a): Transient Analysis of CNTFET Comparator Design Fig -6(b): Transient Analysis of classical MOSFET Comparator Design Fig -7(a): Rise and fall time analysis of classical Comparator
  • 4. IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308 _______________________________________________________________________________________ Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 865 When the time delay for rise and fall events are calculated the result has shown that CNTFET comparator device gives much more faster results than that of classical CMOS comparator. The rise time for the classical comparator is 1.03ns, and for CNTFET comparator is 142.1µs. And fall time for classical and CNTFET comparators are 821.476µs and 164.18µs, respectively and such results are advantageous due to capacitance between gate capacitance and drain source capacitance of CNTFET. Table given below shows the summary of simulation results: 3. CONCLUSIONS This paper compares the classical CMOS and CNTFET comparator design for performances like rise time, fall time delay, average power consumption and transient analysis. These comparators are simulated in CADENCE tool with 32nm technology for CNTFET and 180nm technology for CMOS devices as given in Table1. From summary of table, it can be concluded that the CNTFET comparator shows quiet good performance like faster output response, less average dissipation of power, and improved transient response. Due to the promising feature of carbon-based devices the possibility of replacing silicon device with carbon devices cannot be neglected. REFERENCES [1] Syed Mustafa Khelat Bari, Nur-e-elahi Shonchoy, Farah Tasnuba Kabir, Arif Khan, ―Design and Performance Analysis of Ultra Fast CNTFET Comparator and CMOS Implementation Comparison‖ 14th International Conference on Modelling and Simulation- 2012. [2] ―A Semiconductor Industry Association International Technology Roadmap for Semiconductors—2008‖ Update: Overview and Summaries, 2008. http://www.itrs.net/Links/2008ITRS/Home2008.hm. [3] Ref H.-S. P. Wong, ―Beyond the conventional transistor‖, Solid- State Electronics, vol. 49, issue 5, pp. 755-762, 2004. Refere Tans, S. A. Verschaerea and C. Dekker, ―Room temperature transistor based on a SWCN,‖ Science, 397: 49-52, 1998. [4] S.Heinze, J. Tersoff, R. Martel, V. Derycke, J.Appenzeller, and P.Avouris, ―Carbon nanotubes as Schottky barrier transistors,‖ Phys. Rev.Lett., vol. 89, no. 10, pp. 106 801-1–106801-4, 2002. [5] Refer Y. Lin, J. Appenzeller, J. Knoch, P. Avouris, ―High-performance carbon nanotube field-effect transistor with tunable polarities,‖ IEEE Trans. Nanotechnol.,Vol 4, Issue 5, pp 481 - 489, Sept. 2005. [6] Peng, N., H. Li and Q. Zhang, 2009. ―Nano Scale contacts between carbon Nanotubes and metallic Pads,‖ Acsnano, 10: 1016-25. 11. [7] J. Deng and H.-S P. Wong, ―A Compact SPICE Model for Carbon Nanotube Field Effect Transistors Including Non-Idealities and Its Application — Part I: Model of the Intrinsic Channel Region, Submitted to IEEE Transactions on Electron Devices, 2007. [8] S. Iijima,, ―Helical microtubules of graphitic carbon‖, Nature, 354, 56-8, 1991. [9] Stanford University CNTFET Model Website. (2008). [Online]. Available: http://nano.stanford.edu/ model.php?id=23 [10]J. Appenzeller, ―Carbon nanotubes for high- performance electronics Progress and prospect‖, Proc. IEEE, vol. 96, no. 2, pp. 201–211, Feb.2008. [11]J. Guo and M. Lundstrom―"Role of Phonon Scattering In Carbon Nanotube Field-Effect Transistors", Applied Physics Letters, vol. 86,pp. 193103, 2005. [12]P. E. Allen and D. R. Holberg, 2002, ―CMOS Analog Circuit Design‖, 2nd Edition, Oxford. University Press, 2002. BIOGRAPHIES Mr. Vipin V. Kashti is pursuing M.Tech in VLSI Design from VIT University, Tamilnadu, India. He has completed B.E. in Electronics engineering from GNIET, Nagpur affiliated to RTM, Nagpur University, Maharashtra. His area of interest includes nano-electronics, IC design Fig -7(b): Rise and fall time analysis of CNTFET Comparator Performance parameters comparators CMOS CNTFET Rise delay 0.961ns 0.142ns Fall delay 0.8215 s 0.1642ns Average power 910mW 118mW Table -1: Comparison between MOSFET and CNTFET comparators
  • 5. IJRET: International Journal of Research in Engineering and Technology eISSN: 2319-1163 | pISSN: 2321-7308 _______________________________________________________________________________________ Volume: 03 Issue: 04 | Apr-2014, Available @ http://www.ijret.org 866 and Digital electronics. He is well versed with CADENCE tool Asst. Prof. Reena Monica is an Assistant Professor in the School of Electronics and Communication Engineering, VIT University, Tamilnadu, India. She has completed her M-Tech degree in VLSI Design from SRM Institute of Technology and B.E. in Electrical and Electronics Engineering. Her area of interest includes VLSI Design, nanoelectronics and nanodevice fabrication.