SlideShare a Scribd company logo
1 of 34
Download to read offline
STICK DIAGRAMS
MODULE 3
VLSI DESIGN
17EC63/15EC63
Dr.H.B.B
ACSCE
Bangalore
DR.HBB notes VLSI DESIGN 1
Introduction
• A popular method of symbolic design ---- stick layout.
• Designer draw a free hand sketch of a Layout, using coloured
lines to represent various process layers such as Diffusion ( p
or n) , Metal and Poly-silicon where
Polysilicon layer crosses diffusion ------- Transistor are created.
Metal wires join Diffusion or poly ------- contacts are formed.
• Design rules are communication link b/w the designer
specifying requirements and fabricator who materializes them.
VLSI design aims to translate circuit concepts onto silicon.
• First set of Design rules were introduced by Lambda based.
DR.HBB notes VLSI DESIGN 2
• Mask design is aimed at turning a specification into masks for
processing silicon to meet the specification.
• Stick Diagrams may be used to convey the layer information
through the use of colour code.
• Note: For Depletion mode transistor, Implant within the thin
oxide is a must.
• Stick diagram and mask layout is one and the same ,but in
mask layout ,aspect ratio (L:W) & distance between any
dimensions has to be shown.
• Nwell CMOS inverter:
In CMOS ,we have both pmos and nmos on same substrate, so
we take P-substrate and create n-well.
Apply VDD to all well in mask layout.
DR.HBB notes VLSI DESIGN 3
• N-well CMOS circuit are superior to p-well because of lower
substrate bias effects on transistor threshold and inherently low
parasitic capacitances associated with source and drain regions.
• For students ,some of the hints are:
if transistors are in parallel ----- construct active layer in U shape .
if transistors are in series combination ----- construct active layer in
zigzag shape.
Demarcation Line ( Brown ) - - - - -
In mask layout , n-well has to be created.
P-type transistors are placed above and n-type are place below the
demarcation line.
DR.HBB notes VLSI DESIGN 4
• In cmos ,no depletion tr is used.
• In cmos ,Diffusion path must not cross demarcation line.
• n Diffusion and Diffusion wires must not join. ‘n’ and ‘p’ features
are normally joined by metal where a connection is needed.
• We should not forget to place a cross on Vdd and Vss rails to
represent the substrate and p well respectively.
• Metal and poly-silicon can cross demarcation line.
▪Does not show
•Exact placement of components
•Transistor sizes
•Wire lengths, wire widths, tub boundaries.
•Any other low level details such as parasitics..
DR.HBB notes VLSI DESIGN 5
ENCODING FOR SINGLE METAL NMOS PROCESS
DR.HBB notes VLSI DESIGN 6
Encodings for CMOS process
DR.HBB notes VLSI DESIGN 7
N type enhancement mode transistor
G
S D
STICK DIAGRAM
MASK LAYOUT
SYMBOL
2λ x 2λ
N diffusion
P- diffusion
DR.HBB notes VLSI DESIGN 8
N type depletion mode transistor
STICK DIAGRAM
SYMBOL
MASK LAYOUT
S
D
G
DR.HBB notes VLSI DESIGN 9
P type enhancement mode transistor
in cmos p-well process
SYMBOL
DR.HBB notes VLSI DESIGN 10
N type enhancement mode transistor
in cmos p-well process
SYMBOL
G
S D
DR.HBB notes VLSI DESIGN 11
nMOS depletion load inverter
green
blue
DR.HBB notes VLSI DESIGN 12
nMOS enhancement load inverter
DR.HBB notes VLSI DESIGN 13
nMOS enhancement load inverter
DR.HBB notes VLSI DESIGN 14
CMOS INVERTER
DR.HBB notes VLSI DESIGN 15
Mask layout – CMOS INVERTER
DR.HBB notes VLSI DESIGN 16
2 INPUT – CMOS NAND GATE
DR.HBB notes VLSI DESIGN 17
MASK LAYOUT –CMOS NAND GATE
DR.HBB notes VLSI DESIGN 18
Two input - Nmos NAND GATE
DR.HBB notes VLSI DESIGN 19
NOR gate
DR.HBB notes VLSI DESIGN 20
MASK LAYOUT –CMOS NOR GATE
DR.HBB notes VLSI DESIGN 21
MASK LAYOUT
DR.HBB notes VLSI DESIGN 22
FUNCTION
Power
Ground
Out
A
C
B
DR.HBB notes VLSI DESIGN 23
stick diagram nMOS implementation
of the function f’ = [(x.y)+z]
DR.HBB notes VLSI DESIGN 24
n-well Bi-CMOS inverter.
DR.HBB notes VLSI DESIGN 25
Bi –CMOS NAND gate
DR.HBB notes VLSI DESIGN 26
I bit cmos shift register
• Refer module -5 for stick diagram
DR.HBB notes VLSI DESIGN 27
Design Rules
• Allow translation of circuits (usually in stick diagram
or symbolic form) into actual geometry in silicon
• Interface between circuit designer and fabrication
engineer
• Compromise
– Circuit designer wants tighter, smaller layouts or
improved performance.
– Process engineer wants design rules that result in
a controllable, reproducible process.
• Lambda based design rules – work of Mead and
Conway – used widely.
DR.HBB notes VLSI DESIGN 28
Lambda Based Design Rules
• Design rules based on single parameter, λ .
• Simple for the designer ,Widely accepted rule.
• Provide feature size independent way of setting out
mask.
• If design rules are obeyed, masks will produce working
circuits .
• Minimum feature size is defined as “2 λ”.
• All paths in all layers will be mentioned in “λ” units.
• Used to preserve topological features on a chip
• Prevents shorting, opens, contacts from slipping out of
area to be contacted
DR.HBB notes VLSI DESIGN 29
Design rules for the diffusion layers and metal layers
DR.HBB notes VLSI DESIGN 30
Design rules for transistors
DR.HBB notes VLSI DESIGN 31
Contacts (nmos & CMOS)
DR.HBB notes VLSI DESIGN 32
Contact cuts: assignments for students
3.3.2 ,3.3.3,3.3.4
• When contacts are made b/w polysilicon and
diffusion in ckts, we have 2 approaches.
Buried contact and butting contact
Buried contact: no metal cap should be used to
establish the contact.
Butting contact : Metallization is used to establish
contact b/e the two.
DR.HBB notes VLSI DESIGN 33
What is Via?
It is used to connect higher level metals from metal1 connection.
The design rule for contact is minimum 2x2 and same is applicable for a
Via.
DR.HBB notes VLSI DESIGN 34

More Related Content

What's hot (20)

Fpga architectures and applications
Fpga architectures and applicationsFpga architectures and applications
Fpga architectures and applications
 
Layout rules
Layout rulesLayout rules
Layout rules
 
15 mosfet threshold voltage
15 mosfet threshold voltage15 mosfet threshold voltage
15 mosfet threshold voltage
 
Switch level modeling
Switch level modelingSwitch level modeling
Switch level modeling
 
Analog Layout design
Analog Layout design Analog Layout design
Analog Layout design
 
CMOS
CMOS CMOS
CMOS
 
Channel length Modulation
Channel length ModulationChannel length Modulation
Channel length Modulation
 
Twin well process
Twin well processTwin well process
Twin well process
 
Latch up
Latch upLatch up
Latch up
 
CMOS Topic 5 -_cmos_inverter
CMOS Topic 5 -_cmos_inverterCMOS Topic 5 -_cmos_inverter
CMOS Topic 5 -_cmos_inverter
 
Verilog code for decoder
Verilog code for decoderVerilog code for decoder
Verilog code for decoder
 
Short Channel Effect In MOSFET
Short Channel Effect In MOSFETShort Channel Effect In MOSFET
Short Channel Effect In MOSFET
 
Layouts
LayoutsLayouts
Layouts
 
MOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUETMOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUET
 
Cmos
CmosCmos
Cmos
 
Lambda design rule
Lambda design ruleLambda design rule
Lambda design rule
 
Introduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETIntroduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFET
 
CMOS Logic
CMOS LogicCMOS Logic
CMOS Logic
 
Vlsi stick daigram (JCE)
Vlsi stick daigram (JCE)Vlsi stick daigram (JCE)
Vlsi stick daigram (JCE)
 
Pass Transistor Logic
Pass Transistor LogicPass Transistor Logic
Pass Transistor Logic
 

Similar to VLSI-Module-3.pdf

MOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessMOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessDr.YNM
 
VLSI circuit design process
VLSI circuit design processVLSI circuit design process
VLSI circuit design processVishal kakade
 
Lect 1 - cktlay.ppt
Lect 1 - cktlay.pptLect 1 - cktlay.ppt
Lect 1 - cktlay.pptAnimSarker
 
lect1-circuits and layout.ppt
lect1-circuits and layout.pptlect1-circuits and layout.ppt
lect1-circuits and layout.pptssuserf7da1a
 
EEE 4157_Lecture_10_11_12_13.ppt
EEE 4157_Lecture_10_11_12_13.pptEEE 4157_Lecture_10_11_12_13.ppt
EEE 4157_Lecture_10_11_12_13.pptOmarFaruqe23
 
EC6601 VLSI Design CMOS Fabrication
EC6601 VLSI Design   CMOS FabricationEC6601 VLSI Design   CMOS Fabrication
EC6601 VLSI Design CMOS Fabricationchitrarengasamy
 
edited_VLSI DESIGN U2-1.pdf
edited_VLSI DESIGN U2-1.pdfedited_VLSI DESIGN U2-1.pdf
edited_VLSI DESIGN U2-1.pdfAcademicICECE
 
Vasbesaggvlsiunit-3 VLSI circuit design.pptx
Vasbesaggvlsiunit-3 VLSI circuit design.pptxVasbesaggvlsiunit-3 VLSI circuit design.pptx
Vasbesaggvlsiunit-3 VLSI circuit design.pptxBEVARAVASUDEVAAP1813
 
CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...
CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...
CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...rameshreddybattini
 
VLSI DESIGN- MOS TRANSISTOR
VLSI DESIGN- MOS TRANSISTORVLSI DESIGN- MOS TRANSISTOR
VLSI DESIGN- MOS TRANSISTORKarthik Vivek
 
VLSI_chapter1.pptx
VLSI_chapter1.pptxVLSI_chapter1.pptx
VLSI_chapter1.pptxroyal sethi
 
VLSI D PPT.pdf
VLSI D PPT.pdfVLSI D PPT.pdf
VLSI D PPT.pdfAMohan12
 
FALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.ppt
FALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.pptFALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.ppt
FALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.pptVijaySathappan
 

Similar to VLSI-Module-3.pdf (20)

MOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessMOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design Process
 
VLSI circuit design process
VLSI circuit design processVLSI circuit design process
VLSI circuit design process
 
Lect 1 - cktlay.ppt
Lect 1 - cktlay.pptLect 1 - cktlay.ppt
Lect 1 - cktlay.ppt
 
lect1-circuits and layout.ppt
lect1-circuits and layout.pptlect1-circuits and layout.ppt
lect1-circuits and layout.ppt
 
EEE 4157_Lecture_10_11_12_13.ppt
EEE 4157_Lecture_10_11_12_13.pptEEE 4157_Lecture_10_11_12_13.ppt
EEE 4157_Lecture_10_11_12_13.ppt
 
EC6601 VLSI Design CMOS Fabrication
EC6601 VLSI Design   CMOS FabricationEC6601 VLSI Design   CMOS Fabrication
EC6601 VLSI Design CMOS Fabrication
 
chapter 1.ppt
chapter 1.pptchapter 1.ppt
chapter 1.ppt
 
edited_VLSI DESIGN U2-1.pdf
edited_VLSI DESIGN U2-1.pdfedited_VLSI DESIGN U2-1.pdf
edited_VLSI DESIGN U2-1.pdf
 
CMOS Layout
CMOS LayoutCMOS Layout
CMOS Layout
 
VLSI-Design2
VLSI-Design2VLSI-Design2
VLSI-Design2
 
Vasbesaggvlsiunit-3 VLSI circuit design.pptx
Vasbesaggvlsiunit-3 VLSI circuit design.pptxVasbesaggvlsiunit-3 VLSI circuit design.pptx
Vasbesaggvlsiunit-3 VLSI circuit design.pptx
 
Cmos uma
Cmos umaCmos uma
Cmos uma
 
Cmos uma
Cmos umaCmos uma
Cmos uma
 
CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...
CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...
CMOS VLSI PROJECT || CMOS 3-Bit Binary to Square of the given Input || MULTIP...
 
VLSI DESIGN- MOS TRANSISTOR
VLSI DESIGN- MOS TRANSISTORVLSI DESIGN- MOS TRANSISTOR
VLSI DESIGN- MOS TRANSISTOR
 
VLSI_chapter1.pptx
VLSI_chapter1.pptxVLSI_chapter1.pptx
VLSI_chapter1.pptx
 
VLSI
VLSIVLSI
VLSI
 
VLSI D PPT.pdf
VLSI D PPT.pdfVLSI D PPT.pdf
VLSI D PPT.pdf
 
FALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.ppt
FALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.pptFALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.ppt
FALLSEM2023-24_BECE303L_TH_VL2023240100242_2023-04-24_Reference-Material-I.ppt
 
My VLSI.pptx
My VLSI.pptxMy VLSI.pptx
My VLSI.pptx
 

Recently uploaded

办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一
办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一
办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一Fi L
 
Top 10 Modern Web Design Trends for 2025
Top 10 Modern Web Design Trends for 2025Top 10 Modern Web Design Trends for 2025
Top 10 Modern Web Design Trends for 2025Rndexperts
 
MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...
MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...
MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...katerynaivanenko1
 
How to Be Famous in your Field just visit our Site
How to Be Famous in your Field just visit our SiteHow to Be Famous in your Field just visit our Site
How to Be Famous in your Field just visit our Sitegalleryaagency
 
毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree 毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree ttt fff
 
PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024
PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024
PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024CristobalHeraud
 
Call Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts Service
Call Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts ServiceCall Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts Service
Call Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts Servicejennyeacort
 
原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degreeyuu sss
 
办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书
办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书
办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书zdzoqco
 
Untitled presedddddddddddddddddntation (1).pptx
Untitled presedddddddddddddddddntation (1).pptxUntitled presedddddddddddddddddntation (1).pptx
Untitled presedddddddddddddddddntation (1).pptxmapanig881
 
Mookuthi is an artisanal nose ornament brand based in Madras.
Mookuthi is an artisanal nose ornament brand based in Madras.Mookuthi is an artisanal nose ornament brand based in Madras.
Mookuthi is an artisanal nose ornament brand based in Madras.Mookuthi
 
Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)
Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)
Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)jennyeacort
 
Architecture case study India Habitat Centre, Delhi.pdf
Architecture case study India Habitat Centre, Delhi.pdfArchitecture case study India Habitat Centre, Delhi.pdf
Architecture case study India Habitat Centre, Delhi.pdfSumit Lathwal
 
3D Printing And Designing Final Report.pdf
3D Printing And Designing Final Report.pdf3D Printing And Designing Final Report.pdf
3D Printing And Designing Final Report.pdfSwaraliBorhade
 
NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...
NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...
NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...Amil baba
 
办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一
办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一
办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一z xss
 
办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一
办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一
办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一F La
 
How to Empower the future of UX Design with Gen AI
How to Empower the future of UX Design with Gen AIHow to Empower the future of UX Design with Gen AI
How to Empower the future of UX Design with Gen AIyuj
 
(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一
(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一
(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一Fi sss
 
8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCR
8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCR8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCR
8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCRdollysharma2066
 

Recently uploaded (20)

办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一
办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一
办理学位证(TheAuckland证书)新西兰奥克兰大学毕业证成绩单原版一比一
 
Top 10 Modern Web Design Trends for 2025
Top 10 Modern Web Design Trends for 2025Top 10 Modern Web Design Trends for 2025
Top 10 Modern Web Design Trends for 2025
 
MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...
MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...
MT. Marseille an Archipelago. Strategies for Integrating Residential Communit...
 
How to Be Famous in your Field just visit our Site
How to Be Famous in your Field just visit our SiteHow to Be Famous in your Field just visit our Site
How to Be Famous in your Field just visit our Site
 
毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree 毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
毕业文凭制作#回国入职#diploma#degree澳洲弗林德斯大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
 
PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024
PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024
PORTFOLIO DE ARQUITECTURA CRISTOBAL HERAUD 2024
 
Call Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts Service
Call Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts ServiceCall Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts Service
Call Girls in Ashok Nagar Delhi ✡️9711147426✡️ Escorts Service
 
原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
原版美国亚利桑那州立大学毕业证成绩单pdf电子版制作修改#毕业文凭制作#回国入职#diploma#degree
 
办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书
办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书
办理卡尔顿大学毕业证成绩单|购买加拿大文凭证书
 
Untitled presedddddddddddddddddntation (1).pptx
Untitled presedddddddddddddddddntation (1).pptxUntitled presedddddddddddddddddntation (1).pptx
Untitled presedddddddddddddddddntation (1).pptx
 
Mookuthi is an artisanal nose ornament brand based in Madras.
Mookuthi is an artisanal nose ornament brand based in Madras.Mookuthi is an artisanal nose ornament brand based in Madras.
Mookuthi is an artisanal nose ornament brand based in Madras.
 
Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)
Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)
Call Us ✡️97111⇛47426⇛Call In girls Vasant Vihar༒(Delhi)
 
Architecture case study India Habitat Centre, Delhi.pdf
Architecture case study India Habitat Centre, Delhi.pdfArchitecture case study India Habitat Centre, Delhi.pdf
Architecture case study India Habitat Centre, Delhi.pdf
 
3D Printing And Designing Final Report.pdf
3D Printing And Designing Final Report.pdf3D Printing And Designing Final Report.pdf
3D Printing And Designing Final Report.pdf
 
NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...
NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...
NO1 Famous Amil Baba In Karachi Kala Jadu In Karachi Amil baba In Karachi Add...
 
办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一
办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一
办理(UC毕业证书)查尔斯顿大学毕业证成绩单原版一比一
 
办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一
办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一
办理(宾州州立毕业证书)美国宾夕法尼亚州立大学毕业证成绩单原版一比一
 
How to Empower the future of UX Design with Gen AI
How to Empower the future of UX Design with Gen AIHow to Empower the future of UX Design with Gen AI
How to Empower the future of UX Design with Gen AI
 
(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一
(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一
(办理学位证)埃迪斯科文大学毕业证成绩单原版一比一
 
8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCR
8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCR8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCR
8377877756 Full Enjoy @24/7 Call Girls in Nirman Vihar Delhi NCR
 

VLSI-Module-3.pdf

  • 1. STICK DIAGRAMS MODULE 3 VLSI DESIGN 17EC63/15EC63 Dr.H.B.B ACSCE Bangalore DR.HBB notes VLSI DESIGN 1
  • 2. Introduction • A popular method of symbolic design ---- stick layout. • Designer draw a free hand sketch of a Layout, using coloured lines to represent various process layers such as Diffusion ( p or n) , Metal and Poly-silicon where Polysilicon layer crosses diffusion ------- Transistor are created. Metal wires join Diffusion or poly ------- contacts are formed. • Design rules are communication link b/w the designer specifying requirements and fabricator who materializes them. VLSI design aims to translate circuit concepts onto silicon. • First set of Design rules were introduced by Lambda based. DR.HBB notes VLSI DESIGN 2
  • 3. • Mask design is aimed at turning a specification into masks for processing silicon to meet the specification. • Stick Diagrams may be used to convey the layer information through the use of colour code. • Note: For Depletion mode transistor, Implant within the thin oxide is a must. • Stick diagram and mask layout is one and the same ,but in mask layout ,aspect ratio (L:W) & distance between any dimensions has to be shown. • Nwell CMOS inverter: In CMOS ,we have both pmos and nmos on same substrate, so we take P-substrate and create n-well. Apply VDD to all well in mask layout. DR.HBB notes VLSI DESIGN 3
  • 4. • N-well CMOS circuit are superior to p-well because of lower substrate bias effects on transistor threshold and inherently low parasitic capacitances associated with source and drain regions. • For students ,some of the hints are: if transistors are in parallel ----- construct active layer in U shape . if transistors are in series combination ----- construct active layer in zigzag shape. Demarcation Line ( Brown ) - - - - - In mask layout , n-well has to be created. P-type transistors are placed above and n-type are place below the demarcation line. DR.HBB notes VLSI DESIGN 4
  • 5. • In cmos ,no depletion tr is used. • In cmos ,Diffusion path must not cross demarcation line. • n Diffusion and Diffusion wires must not join. ‘n’ and ‘p’ features are normally joined by metal where a connection is needed. • We should not forget to place a cross on Vdd and Vss rails to represent the substrate and p well respectively. • Metal and poly-silicon can cross demarcation line. ▪Does not show •Exact placement of components •Transistor sizes •Wire lengths, wire widths, tub boundaries. •Any other low level details such as parasitics.. DR.HBB notes VLSI DESIGN 5
  • 6. ENCODING FOR SINGLE METAL NMOS PROCESS DR.HBB notes VLSI DESIGN 6
  • 7. Encodings for CMOS process DR.HBB notes VLSI DESIGN 7
  • 8. N type enhancement mode transistor G S D STICK DIAGRAM MASK LAYOUT SYMBOL 2λ x 2λ N diffusion P- diffusion DR.HBB notes VLSI DESIGN 8
  • 9. N type depletion mode transistor STICK DIAGRAM SYMBOL MASK LAYOUT S D G DR.HBB notes VLSI DESIGN 9
  • 10. P type enhancement mode transistor in cmos p-well process SYMBOL DR.HBB notes VLSI DESIGN 10
  • 11. N type enhancement mode transistor in cmos p-well process SYMBOL G S D DR.HBB notes VLSI DESIGN 11
  • 12. nMOS depletion load inverter green blue DR.HBB notes VLSI DESIGN 12
  • 13. nMOS enhancement load inverter DR.HBB notes VLSI DESIGN 13
  • 14. nMOS enhancement load inverter DR.HBB notes VLSI DESIGN 14
  • 15. CMOS INVERTER DR.HBB notes VLSI DESIGN 15
  • 16. Mask layout – CMOS INVERTER DR.HBB notes VLSI DESIGN 16
  • 17. 2 INPUT – CMOS NAND GATE DR.HBB notes VLSI DESIGN 17
  • 18. MASK LAYOUT –CMOS NAND GATE DR.HBB notes VLSI DESIGN 18
  • 19. Two input - Nmos NAND GATE DR.HBB notes VLSI DESIGN 19
  • 20. NOR gate DR.HBB notes VLSI DESIGN 20
  • 21. MASK LAYOUT –CMOS NOR GATE DR.HBB notes VLSI DESIGN 21
  • 22. MASK LAYOUT DR.HBB notes VLSI DESIGN 22
  • 24. stick diagram nMOS implementation of the function f’ = [(x.y)+z] DR.HBB notes VLSI DESIGN 24
  • 25. n-well Bi-CMOS inverter. DR.HBB notes VLSI DESIGN 25
  • 26. Bi –CMOS NAND gate DR.HBB notes VLSI DESIGN 26
  • 27. I bit cmos shift register • Refer module -5 for stick diagram DR.HBB notes VLSI DESIGN 27
  • 28. Design Rules • Allow translation of circuits (usually in stick diagram or symbolic form) into actual geometry in silicon • Interface between circuit designer and fabrication engineer • Compromise – Circuit designer wants tighter, smaller layouts or improved performance. – Process engineer wants design rules that result in a controllable, reproducible process. • Lambda based design rules – work of Mead and Conway – used widely. DR.HBB notes VLSI DESIGN 28
  • 29. Lambda Based Design Rules • Design rules based on single parameter, λ . • Simple for the designer ,Widely accepted rule. • Provide feature size independent way of setting out mask. • If design rules are obeyed, masks will produce working circuits . • Minimum feature size is defined as “2 λ”. • All paths in all layers will be mentioned in “λ” units. • Used to preserve topological features on a chip • Prevents shorting, opens, contacts from slipping out of area to be contacted DR.HBB notes VLSI DESIGN 29
  • 30. Design rules for the diffusion layers and metal layers DR.HBB notes VLSI DESIGN 30
  • 31. Design rules for transistors DR.HBB notes VLSI DESIGN 31
  • 32. Contacts (nmos & CMOS) DR.HBB notes VLSI DESIGN 32
  • 33. Contact cuts: assignments for students 3.3.2 ,3.3.3,3.3.4 • When contacts are made b/w polysilicon and diffusion in ckts, we have 2 approaches. Buried contact and butting contact Buried contact: no metal cap should be used to establish the contact. Butting contact : Metallization is used to establish contact b/e the two. DR.HBB notes VLSI DESIGN 33
  • 34. What is Via? It is used to connect higher level metals from metal1 connection. The design rule for contact is minimum 2x2 and same is applicable for a Via. DR.HBB notes VLSI DESIGN 34