SlideShare a Scribd company logo
1 of 3
Download to read offline
Reg. No. :
M.E. DEGREE EXAMINATION, NOVEMBER/DECEMBER 2010
Elective
VLSI Design
VL 9261 — ASIC DESIGN
(Common to M.E. Applied Electronics and M.E. Computer & Communication)
(Regulation 2009)
Time : Three hours Maximum : 100 Marks
Answer ALL questions
PART A — (10 × 2 = 20 Marks)
1. List the important features of Gate Array-Based ASICS.
2. What is the advantage of λ based design rule?
3. Compare antifuse, SRAM, EPROM and EEPROM technologies with respect to
erasing mechanism.
4. Define CRITt .
5. List the different features of XILINX LCA interconnect architecture.
6. What do you understand by the term ‘Half Gate ASIC’?
7. State the function of IDDQ test.
8. Differentiate between physical faults and logical faults.
9. List any four issues that are to be considered when partitioning a complex
system into custom ASICs.
10. Name the goals and objectives of detailed routing.
Question Paper Code : 980884
0
1
4
0
1
4
0
1
980882
PART B — (5 × 16 = 80 Marks)
11. (a) Discuss the different types of ASICs with neat sketches. (16)
Or
(b) (i) Explain the Data path logic for a full adder along with different
data path elements to be used in the design. (8)
(ii) How do transistor resistance, parasitic capacitance and load
capacitance affect the logic cell delay in ASICs? Explain. (8)
12. (a) (i) With a neat sketch explain the programming of Antifuse. What are
its advantages and disadvantages? (8)
(ii) What are the bench mark circuits proposed by PREP for the
selection of programmable ASICs? (8)
Or
(b) (i) Draw and explain the features of XILINX 3000 CLB and the
different types of interconnections. (10)
(ii) What are the various ac and dc issues common to FPGA I/O cell
design? (6)
13. (a) (i) Draw the interconnect architecture used in Actel ACT and discuss
the routing process. (10)
(ii) Explain the EDIF standard and write an EDIF net list for an
example circuit. (6)
Or
(b) (i) Discuss the different parasitic capacitances that contribute to
interconnect delay in XILINX LCA array. (10)
(ii) Explain the various steps involved in the schematic design entry for
ASICs. (6)
4
0
1
4
0
1
4
0
1
980883
14. (a) (i) Write the VHDL code for a 8 bit ripple –carry adder using full adder
as a component. (8)
(ii) Enumerate on the various operators used in Verilog. (8)
Or
(b) (i) Write a note on package and libraries of VHDL. (8)
(ii) With example explain how Verilog is used to define delays. (8)
15. (a) (i) What are different methods available for testing ASICs and explain
the BIST technique in detail. (8)
(ii) Discuss the different methods of partitioning with relevant
sketches. (8)
Or
(b) (i) Explain the procedure for measurement of delay in floor planning.
(8)
(ii) Draw and explain how global routing is established between and
inside blocks. (8)
———————
4
0
1
4
0
1
4
0
1

More Related Content

Similar to Asic dec 2010

A10 microprocessor & microcontrollers ( eee, ece & ecm )
A10 microprocessor & microcontrollers ( eee, ece & ecm )A10 microprocessor & microcontrollers ( eee, ece & ecm )
A10 microprocessor & microcontrollers ( eee, ece & ecm )
Abhinay Potlabathini
 
A12 microprocessors & microcontrollers (common to eee & ecm)
A12 microprocessors & microcontrollers (common to eee & ecm)A12 microprocessors & microcontrollers (common to eee & ecm)
A12 microprocessors & microcontrollers (common to eee & ecm)
Abhinay Potlabathini
 
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
D I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{WwwD I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{Www
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
guest3f9c6b
 
Chapter_01 Course Introduction.pdf
Chapter_01 Course Introduction.pdfChapter_01 Course Introduction.pdf
Chapter_01 Course Introduction.pdf
VoThanhPhong3
 
A11 microprocessors & microcontrollers (common to eee, ece and ecm)
A11 microprocessors & microcontrollers (common to eee, ece and ecm)A11 microprocessors & microcontrollers (common to eee, ece and ecm)
A11 microprocessors & microcontrollers (common to eee, ece and ecm)
Abhinay Potlabathini
 

Similar to Asic dec 2010 (20)

III EEE-CS2363-Computer-Networks-important-questions-for-unit-1-unit-2-for-ma...
III EEE-CS2363-Computer-Networks-important-questions-for-unit-1-unit-2-for-ma...III EEE-CS2363-Computer-Networks-important-questions-for-unit-1-unit-2-for-ma...
III EEE-CS2363-Computer-Networks-important-questions-for-unit-1-unit-2-for-ma...
 
embedded-systems
embedded-systemsembedded-systems
embedded-systems
 
X10711 (me8791)
X10711 (me8791)X10711 (me8791)
X10711 (me8791)
 
Ec2354 vlsi design
Ec2354 vlsi designEc2354 vlsi design
Ec2354 vlsi design
 
Vlsi model question paper 3 (june 2021)
Vlsi model question paper 3 (june 2021)Vlsi model question paper 3 (june 2021)
Vlsi model question paper 3 (june 2021)
 
8th Semester Computer Science (2013-June) Question Papers
8th Semester Computer Science (2013-June) Question Papers8th Semester Computer Science (2013-June) Question Papers
8th Semester Computer Science (2013-June) Question Papers
 
Ec8791 model new
Ec8791 model newEc8791 model new
Ec8791 model new
 
A10 microprocessor & microcontrollers ( eee, ece & ecm )
A10 microprocessor & microcontrollers ( eee, ece & ecm )A10 microprocessor & microcontrollers ( eee, ece & ecm )
A10 microprocessor & microcontrollers ( eee, ece & ecm )
 
Dsp ic(2) jan 2013
Dsp ic(2) jan 2013Dsp ic(2) jan 2013
Dsp ic(2) jan 2013
 
A12 microprocessors & microcontrollers (common to eee & ecm)
A12 microprocessors & microcontrollers (common to eee & ecm)A12 microprocessors & microcontrollers (common to eee & ecm)
A12 microprocessors & microcontrollers (common to eee & ecm)
 
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
 
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
D I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{WwwD I G I T A L  I C  A P P L I C A T I O N S  J N T U  M O D E L  P A P E R{Www
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
 
EC8004 - Wireless Networks Question Bank
EC8004 - Wireless Networks Question BankEC8004 - Wireless Networks Question Bank
EC8004 - Wireless Networks Question Bank
 
Chapter_01 Course Introduction.pdf
Chapter_01 Course Introduction.pdfChapter_01 Course Introduction.pdf
Chapter_01 Course Introduction.pdf
 
A11 microprocessors & microcontrollers (common to eee, ece and ecm)
A11 microprocessors & microcontrollers (common to eee, ece and ecm)A11 microprocessors & microcontrollers (common to eee, ece and ecm)
A11 microprocessors & microcontrollers (common to eee, ece and ecm)
 
Capp june 2012
Capp june 2012Capp june 2012
Capp june 2012
 
R09 low power vlsi design
R09 low power vlsi designR09 low power vlsi design
R09 low power vlsi design
 
1st Semester M Tech Computer Science and Engg (Dec-2013) Question Papers
1st Semester M Tech Computer Science and Engg  (Dec-2013) Question Papers 1st Semester M Tech Computer Science and Engg  (Dec-2013) Question Papers
1st Semester M Tech Computer Science and Engg (Dec-2013) Question Papers
 
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers   80 Marks Sample Question PaperMicrocontrollers   80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paper
 
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers   80 Marks Sample Question PaperMicrocontrollers   80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paper
 

More from SRI TECHNOLOGICAL SOLUTIONS

More from SRI TECHNOLOGICAL SOLUTIONS (20)

Request for-new-pan-card-or-and-changes-or-correction-in-pan-data-form
Request for-new-pan-card-or-and-changes-or-correction-in-pan-data-formRequest for-new-pan-card-or-and-changes-or-correction-in-pan-data-form
Request for-new-pan-card-or-and-changes-or-correction-in-pan-data-form
 
Ieee 2020
Ieee 2020Ieee 2020
Ieee 2020
 
4
44
4
 
Testing of vlsi circuits jan2012
Testing of vlsi circuits jan2012Testing of vlsi circuits jan2012
Testing of vlsi circuits jan2012
 
Testing of vlsi circuits dec 2013
Testing of vlsi circuits dec 2013Testing of vlsi circuits dec 2013
Testing of vlsi circuits dec 2013
 
Physical design vlsi circuits jan 2013
Physical design vlsi circuits jan 2013Physical design vlsi circuits jan 2013
Physical design vlsi circuits jan 2013
 
Physical design dec2013
Physical design dec2013Physical design dec2013
Physical design dec2013
 
Embedded systems dec 2013
Embedded systems dec 2013Embedded systems dec 2013
Embedded systems dec 2013
 
Cad for vlsi circuits june 2012
Cad for vlsi circuits june 2012Cad for vlsi circuits june 2012
Cad for vlsi circuits june 2012
 
Cad for vlsi circuits dec2013
Cad for vlsi circuits dec2013Cad for vlsi circuits dec2013
Cad for vlsi circuits dec2013
 
Asic june2012
Asic june2012Asic june2012
Asic june2012
 
Asic dec 2013
Asic dec 2013Asic dec 2013
Asic dec 2013
 
Testing of vlsi circuits june2012
Testing of vlsi circuits june2012Testing of vlsi circuits june2012
Testing of vlsi circuits june2012
 
Dsp ic(3) jan 2013
Dsp ic(3) jan 2013Dsp ic(3) jan 2013
Dsp ic(3) jan 2013
 
Dsp ic(1) jan 2013
Dsp ic(1) jan 2013Dsp ic(1) jan 2013
Dsp ic(1) jan 2013
 
Dsp ic june2013 (3)
Dsp ic june2013 (3)Dsp ic june2013 (3)
Dsp ic june2013 (3)
 
Dsp ic june2013 (2)
Dsp ic june2013 (2)Dsp ic june2013 (2)
Dsp ic june2013 (2)
 
Dsp ic june2013 (1)
Dsp ic june2013 (1)Dsp ic june2013 (1)
Dsp ic june2013 (1)
 
Cad for vlsi design june2013 (3)
Cad for vlsi design june2013 (3)Cad for vlsi design june2013 (3)
Cad for vlsi design june2013 (3)
 
Cad for vlsi design june2013 (2)
Cad for vlsi design june2013 (2)Cad for vlsi design june2013 (2)
Cad for vlsi design june2013 (2)
 

Recently uploaded

"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
mphochane1998
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Kandungan 087776558899
 
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
9953056974 Low Rate Call Girls In Saket, Delhi NCR
 
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
ssuser89054b
 

Recently uploaded (20)

Double Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torqueDouble Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torque
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
 
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced LoadsFEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
 
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
 
A Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna MunicipalityA Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna Municipality
 
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak HamilCara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
Cara Menggugurkan Sperma Yang Masuk Rahim Biyar Tidak Hamil
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS Lambda
 
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
 
Rums floating Omkareshwar FSPV IM_16112021.pdf
Rums floating Omkareshwar FSPV IM_16112021.pdfRums floating Omkareshwar FSPV IM_16112021.pdf
Rums floating Omkareshwar FSPV IM_16112021.pdf
 
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
Navigating Complexity: The Role of Trusted Partners and VIAS3D in Dassault Sy...
 
Computer Lecture 01.pptxIntroduction to Computers
Computer Lecture 01.pptxIntroduction to ComputersComputer Lecture 01.pptxIntroduction to Computers
Computer Lecture 01.pptxIntroduction to Computers
 
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
 
Employee leave management system project.
Employee leave management system project.Employee leave management system project.
Employee leave management system project.
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
 
Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...
Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...
Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...
 
DC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equationDC MACHINE-Motoring and generation, Armature circuit equation
DC MACHINE-Motoring and generation, Armature circuit equation
 
Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...
Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...
Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...
 
Computer Networks Basics of Network Devices
Computer Networks  Basics of Network DevicesComputer Networks  Basics of Network Devices
Computer Networks Basics of Network Devices
 
Tamil Call Girls Bhayandar WhatsApp +91-9930687706, Best Service
Tamil Call Girls Bhayandar WhatsApp +91-9930687706, Best ServiceTamil Call Girls Bhayandar WhatsApp +91-9930687706, Best Service
Tamil Call Girls Bhayandar WhatsApp +91-9930687706, Best Service
 
Air Compressor reciprocating single stage
Air Compressor reciprocating single stageAir Compressor reciprocating single stage
Air Compressor reciprocating single stage
 

Asic dec 2010

  • 1. Reg. No. : M.E. DEGREE EXAMINATION, NOVEMBER/DECEMBER 2010 Elective VLSI Design VL 9261 — ASIC DESIGN (Common to M.E. Applied Electronics and M.E. Computer & Communication) (Regulation 2009) Time : Three hours Maximum : 100 Marks Answer ALL questions PART A — (10 × 2 = 20 Marks) 1. List the important features of Gate Array-Based ASICS. 2. What is the advantage of λ based design rule? 3. Compare antifuse, SRAM, EPROM and EEPROM technologies with respect to erasing mechanism. 4. Define CRITt . 5. List the different features of XILINX LCA interconnect architecture. 6. What do you understand by the term ‘Half Gate ASIC’? 7. State the function of IDDQ test. 8. Differentiate between physical faults and logical faults. 9. List any four issues that are to be considered when partitioning a complex system into custom ASICs. 10. Name the goals and objectives of detailed routing. Question Paper Code : 980884 0 1 4 0 1 4 0 1
  • 2. 980882 PART B — (5 × 16 = 80 Marks) 11. (a) Discuss the different types of ASICs with neat sketches. (16) Or (b) (i) Explain the Data path logic for a full adder along with different data path elements to be used in the design. (8) (ii) How do transistor resistance, parasitic capacitance and load capacitance affect the logic cell delay in ASICs? Explain. (8) 12. (a) (i) With a neat sketch explain the programming of Antifuse. What are its advantages and disadvantages? (8) (ii) What are the bench mark circuits proposed by PREP for the selection of programmable ASICs? (8) Or (b) (i) Draw and explain the features of XILINX 3000 CLB and the different types of interconnections. (10) (ii) What are the various ac and dc issues common to FPGA I/O cell design? (6) 13. (a) (i) Draw the interconnect architecture used in Actel ACT and discuss the routing process. (10) (ii) Explain the EDIF standard and write an EDIF net list for an example circuit. (6) Or (b) (i) Discuss the different parasitic capacitances that contribute to interconnect delay in XILINX LCA array. (10) (ii) Explain the various steps involved in the schematic design entry for ASICs. (6) 4 0 1 4 0 1 4 0 1
  • 3. 980883 14. (a) (i) Write the VHDL code for a 8 bit ripple –carry adder using full adder as a component. (8) (ii) Enumerate on the various operators used in Verilog. (8) Or (b) (i) Write a note on package and libraries of VHDL. (8) (ii) With example explain how Verilog is used to define delays. (8) 15. (a) (i) What are different methods available for testing ASICs and explain the BIST technique in detail. (8) (ii) Discuss the different methods of partitioning with relevant sketches. (8) Or (b) (i) Explain the procedure for measurement of delay in floor planning. (8) (ii) Draw and explain how global routing is established between and inside blocks. (8) ——————— 4 0 1 4 0 1 4 0 1