SlideShare a Scribd company logo
1 of 9
Download to read offline
Device Modeling Report




COMPONENTS: OPERATIONAL AMPLIFIER
PART NUMBER: S-89110A
MANUFACTURER: SEIKO INSTRUMENT
REMARK TYPE: (CMOS OPAMP)




              Bee Technologies Inc.


All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Spice Model

       U1

IN+                VDD


VSS
            -
            +




 IN-               OUT




       S_89110A




                  All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
MOSFET MODEL


Pspice model
                                       Model description
 parameter
  LEVEL
      L        Channel Length
     W         Channel Width
     KP        Transconductance
     RS        Source Ohmic Resistance
     RD        Ohmic Drain Resistance
    VTO        Zero-bias Threshold Voltage
    RDS        Drain-Source Shunt Resistance
    TOX        Gate Oxide Thickness
   CGSO        Zero-bias Gate-Source Capacitance
   CGDO        Zero-bias Gate-Drain Capacitance
    CBD        Zero-bias Bulk-Drain Junction Capacitance
     MJ        Bulk Junction Grading Coefficient
     PB        Bulk Junction Potential
     FC        Bulk Junction Forward-bias Capacitance Coefficient
     RG        Gate Ohmic Resistance
     IS        Bulk Junction Saturation Current
      N        Bulk Junction Emission Coefficient
     RB        Bulk Series Resistance
    PHI        Surface Inversion Potential
  GAMMA        Body-effect Parameter
   DELTA       Width effect on Threshold Voltage
    ETA        Static Feedback on Threshold Voltage
  THETA        Modility Modulation
  KAPPA        Saturation Field Factor
   VMAX        Maximum Drift Velocity of Carriers
     XJ        Metallurgical Junction Depth
     UO        Surface Mobility




           All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Output Voltage Swing

Evaluation Circuit

                            U3                                                       U4

                     IN+                    VDD                               IN+                   VDD


                     VSS                                                      VSS

                                 -
                                 +




                                                                                          -
                                                                                          +
                      IN-                   OUT                                IN-                  OUT
                                                   VOH                                                    VOL
                                                         V3     V4
                                                                         V5                                   R2
                            S_89110A               3                                 S_89110A
         V1           V2                      R3                1
   2          1                                                          2                                1MEG
                                           1MEG
                                                                                                                   V6
                                                                                                          3




                                       0                                                        0



Simulation result




                                                                                       VOH
                                                                                       VOL




Compasion Table

                                 Measurement                  Simulation                    %Error
        VOH (V)                            2.9                  2.9003                          -0.010
         VOL (V)                           0.1                0.098494                          1.506
                  All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Input Current

Evaluation Circuit


                                                 U1

                                        IN+                    VDD


                                       VSS




                                                      -
                                                      +
                                           IN-                 OUT
                                                                     OUT


                     V1               V2         S_89110A
            0Vdc
                                                                                  V3
                                     0Vdc                                  3




                                                       0



Simulation result



                                                                         Simulation




Compasion Table

                           Measurement                      Simulation                % Error
         Ib (pA)                1                               1                        0
        IOS (pA)                1                               1                        0
                All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Input Offset Voltage

Evaluation Circuit

                                           U2

                                    IN+                   VDD


                                    VSS




                                                -
                                                +
                                     IN-                  OUT

                                                                     OUT
                     V1
                                           S_89110A

            0                                                              3    V2




                                                 0



Simulation result




                                                                   Simulation




Compasion Table

                          Measurement                 Simulation           %Error
       VOS (mV)                 3                       2.9876             0.413

                All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Open loop Voltage Gain

Evaluation Circuit


                                                   U2

                                            IN+                  VDD


                                            VSS




                                                            -
                                                            +
                                 IN
                                             IN-                 OUT
                                                                             OUT
                                                                                    V3
                                                                               3
                                      V1           S_89110A
                    VOFF = 0
                    VAMPL = 0
                    FREQ = 0
                    AC = 1m

                    DC = -2.9876m



                                                        0



Simulation result




                                                                       Simulation




Compasion Table

                                Measurement                     Simulation          %Error
         Av (dB)                       80                         79.609             0.489
         fT (kHz)                     175                        166.510             4.851
                All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Common-Mode Rejection Ratio

Evaluation Circuit

                                                 R4                                                            R7
                                                       500k                                                          500k
                                            U1                                                            U2
          VIN1    R2                                                      VIN2    R6
                                     IN+                 VDD                                       IN+                 VDD
                                                               V2                                                            V4
                 1k                                             3                1k                                           3
                                     VSS                                                           VSS
                                                  -
                                                  +




                                                                                                               -
                                                                                                               +
                  R1                                           0                  R5                                         0
                                    0 IN-                OUT                                      0 IN-                OUT
                                                                    out1                                                          out2
                  1k                                                              1k
                                R3                                                           R8
                                            S_89110A                                                      S_89110A
             VIN1                  500k                                      VIN2                500k
    2.3                                                             1.5
                       1.5     V1                                                      1.5   V3



             0                 0                                             0               0


Simulation result




                                                                                             Simulation




              VIN1  VIN2     RF  RS 
             
CMRR = 20log                         
              V OUT1VOUT 2     RS   
Compasion Table

                                                 Measurement                     Simulation                             %Error
           CMRR (dB)                                 70                            71.625                               -2.321
                             All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Slew Rate

Evaluation Circuit

                                             U2

                                       IN+                VDD


                                      VSS




                                                      -
                                                      +
                                       IN-                OUT
                                                                         OUT
            V1 = 0      V1
            V2 = 5
            TD = 50u                                                           V2
            TR = 0                           S_89110A
            TF = 0                                              R1      C1
            PW = 500u
            PER = 1m                                            1MEG    15p       3




                                                  0


Simulation result



                                                                     Simulation




Slew Rate       = Slope of output
                = (2.6295-378.486m)/(114.774u-82.67u)
                = 0.0701 V/us
Compasion Table

                              Measurement                  Simulation                 % Error
          SR (V/us)               0.07                       0.0701                   -0.143
                All Rights Reserved Copyright (c) Bee Technologies Inc. 2005

More Related Content

More from Tsuyoshi Horigome

More from Tsuyoshi Horigome (20)

Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
 
SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )
 
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
 
SPICE PARK APR2024 ( 6,747 SPICE Models )
SPICE PARK APR2024 ( 6,747 SPICE Models )SPICE PARK APR2024 ( 6,747 SPICE Models )
SPICE PARK APR2024 ( 6,747 SPICE Models )
 
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
 
SPICE PARK MAR2024 ( 6,725 SPICE Models )
SPICE PARK MAR2024 ( 6,725 SPICE Models )SPICE PARK MAR2024 ( 6,725 SPICE Models )
SPICE PARK MAR2024 ( 6,725 SPICE Models )
 
Update 29 models(Solar cell) in SPICE PARK(FEB2024)
Update 29 models(Solar cell) in SPICE PARK(FEB2024)Update 29 models(Solar cell) in SPICE PARK(FEB2024)
Update 29 models(Solar cell) in SPICE PARK(FEB2024)
 
SPICE PARK FEB2024 ( 6,694 SPICE Models )
SPICE PARK FEB2024 ( 6,694 SPICE Models )SPICE PARK FEB2024 ( 6,694 SPICE Models )
SPICE PARK FEB2024 ( 6,694 SPICE Models )
 
Circuit simulation using LTspice(Case study)
Circuit simulation using LTspice(Case study)Circuit simulation using LTspice(Case study)
Circuit simulation using LTspice(Case study)
 
Mindmap of Semiconductor sales business(15FEB2024)
Mindmap of Semiconductor sales business(15FEB2024)Mindmap of Semiconductor sales business(15FEB2024)
Mindmap of Semiconductor sales business(15FEB2024)
 
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
 
PSpice simulation of power supply for TI is Error
PSpice simulation of power supply  for TI is ErrorPSpice simulation of power supply  for TI is Error
PSpice simulation of power supply for TI is Error
 
IGBT Simulation of Results from Rgext or Rgint
IGBT Simulation of Results from Rgext or RgintIGBT Simulation of Results from Rgext or Rgint
IGBT Simulation of Results from Rgext or Rgint
 
Electronic component sales method centered on alternative proposals
Electronic component sales method centered on alternative proposalsElectronic component sales method centered on alternative proposals
Electronic component sales method centered on alternative proposals
 
Electronic component sales method focused on new hires
Electronic component sales method focused on new hiresElectronic component sales method focused on new hires
Electronic component sales method focused on new hires
 
Mindmap(electronics parts sales visions)
Mindmap(electronics parts sales visions)Mindmap(electronics parts sales visions)
Mindmap(electronics parts sales visions)
 
Chat GPTによる伝達関数の導出
Chat GPTによる伝達関数の導出Chat GPTによる伝達関数の導出
Chat GPTによる伝達関数の導出
 
伝達関数の理解(Chatgpt)
伝達関数の理解(Chatgpt)伝達関数の理解(Chatgpt)
伝達関数の理解(Chatgpt)
 
DXセミナー(2024年1月17日開催)のメモ
DXセミナー(2024年1月17日開催)のメモDXセミナー(2024年1月17日開催)のメモ
DXセミナー(2024年1月17日開催)のメモ
 
0Ω抵抗を評価ボードで採用する理由は何ですか?
0Ω抵抗を評価ボードで採用する理由は何ですか?0Ω抵抗を評価ボードで採用する理由は何ですか?
0Ω抵抗を評価ボードで採用する理由は何ですか?
 

Recently uploaded

Microsoft BitLocker Bypass Attack Method.pdf
Microsoft BitLocker Bypass Attack Method.pdfMicrosoft BitLocker Bypass Attack Method.pdf
Microsoft BitLocker Bypass Attack Method.pdf
Overkill Security
 
Tales from a Passkey Provider Progress from Awareness to Implementation.pptx
Tales from a Passkey Provider  Progress from Awareness to Implementation.pptxTales from a Passkey Provider  Progress from Awareness to Implementation.pptx
Tales from a Passkey Provider Progress from Awareness to Implementation.pptx
FIDO Alliance
 

Recently uploaded (20)

Overview of Hyperledger Foundation
Overview of Hyperledger FoundationOverview of Hyperledger Foundation
Overview of Hyperledger Foundation
 
Intro to Passkeys and the State of Passwordless.pptx
Intro to Passkeys and the State of Passwordless.pptxIntro to Passkeys and the State of Passwordless.pptx
Intro to Passkeys and the State of Passwordless.pptx
 
State of the Smart Building Startup Landscape 2024!
State of the Smart Building Startup Landscape 2024!State of the Smart Building Startup Landscape 2024!
State of the Smart Building Startup Landscape 2024!
 
Design Guidelines for Passkeys 2024.pptx
Design Guidelines for Passkeys 2024.pptxDesign Guidelines for Passkeys 2024.pptx
Design Guidelines for Passkeys 2024.pptx
 
How to Check CNIC Information Online with Pakdata cf
How to Check CNIC Information Online with Pakdata cfHow to Check CNIC Information Online with Pakdata cf
How to Check CNIC Information Online with Pakdata cf
 
Vector Search @ sw2con for slideshare.pptx
Vector Search @ sw2con for slideshare.pptxVector Search @ sw2con for slideshare.pptx
Vector Search @ sw2con for slideshare.pptx
 
AI in Action: Real World Use Cases by Anitaraj
AI in Action: Real World Use Cases by AnitarajAI in Action: Real World Use Cases by Anitaraj
AI in Action: Real World Use Cases by Anitaraj
 
Microsoft BitLocker Bypass Attack Method.pdf
Microsoft BitLocker Bypass Attack Method.pdfMicrosoft BitLocker Bypass Attack Method.pdf
Microsoft BitLocker Bypass Attack Method.pdf
 
Frisco Automating Purchase Orders with MuleSoft IDP- May 10th, 2024.pptx.pdf
Frisco Automating Purchase Orders with MuleSoft IDP- May 10th, 2024.pptx.pdfFrisco Automating Purchase Orders with MuleSoft IDP- May 10th, 2024.pptx.pdf
Frisco Automating Purchase Orders with MuleSoft IDP- May 10th, 2024.pptx.pdf
 
Event-Driven Architecture Masterclass: Engineering a Robust, High-performance...
Event-Driven Architecture Masterclass: Engineering a Robust, High-performance...Event-Driven Architecture Masterclass: Engineering a Robust, High-performance...
Event-Driven Architecture Masterclass: Engineering a Robust, High-performance...
 
Tales from a Passkey Provider Progress from Awareness to Implementation.pptx
Tales from a Passkey Provider  Progress from Awareness to Implementation.pptxTales from a Passkey Provider  Progress from Awareness to Implementation.pptx
Tales from a Passkey Provider Progress from Awareness to Implementation.pptx
 
The Ultimate Prompt Engineering Guide for Generative AI: Get the Most Out of ...
The Ultimate Prompt Engineering Guide for Generative AI: Get the Most Out of ...The Ultimate Prompt Engineering Guide for Generative AI: Get the Most Out of ...
The Ultimate Prompt Engineering Guide for Generative AI: Get the Most Out of ...
 
Microsoft CSP Briefing Pre-Engagement - Questionnaire
Microsoft CSP Briefing Pre-Engagement - QuestionnaireMicrosoft CSP Briefing Pre-Engagement - Questionnaire
Microsoft CSP Briefing Pre-Engagement - Questionnaire
 
JohnPollard-hybrid-app-RailsConf2024.pptx
JohnPollard-hybrid-app-RailsConf2024.pptxJohnPollard-hybrid-app-RailsConf2024.pptx
JohnPollard-hybrid-app-RailsConf2024.pptx
 
AI mind or machine power point presentation
AI mind or machine power point presentationAI mind or machine power point presentation
AI mind or machine power point presentation
 
Simplifying Mobile A11y Presentation.pptx
Simplifying Mobile A11y Presentation.pptxSimplifying Mobile A11y Presentation.pptx
Simplifying Mobile A11y Presentation.pptx
 
Portal Kombat : extension du réseau de propagande russe
Portal Kombat : extension du réseau de propagande russePortal Kombat : extension du réseau de propagande russe
Portal Kombat : extension du réseau de propagande russe
 
Introduction to use of FHIR Documents in ABDM
Introduction to use of FHIR Documents in ABDMIntroduction to use of FHIR Documents in ABDM
Introduction to use of FHIR Documents in ABDM
 
AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)
AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)
AI+A11Y 11MAY2024 HYDERBAD GAAD 2024 - HelloA11Y (11 May 2024)
 
WebRTC and SIP not just audio and video @ OpenSIPS 2024
WebRTC and SIP not just audio and video @ OpenSIPS 2024WebRTC and SIP not just audio and video @ OpenSIPS 2024
WebRTC and SIP not just audio and video @ OpenSIPS 2024
 

SPICE MODEL of S-89110A in SPICE PARK

  • 1. Device Modeling Report COMPONENTS: OPERATIONAL AMPLIFIER PART NUMBER: S-89110A MANUFACTURER: SEIKO INSTRUMENT REMARK TYPE: (CMOS OPAMP) Bee Technologies Inc. All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 2. Spice Model U1 IN+ VDD VSS - + IN- OUT S_89110A All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 3. MOSFET MODEL Pspice model Model description parameter LEVEL L Channel Length W Channel Width KP Transconductance RS Source Ohmic Resistance RD Ohmic Drain Resistance VTO Zero-bias Threshold Voltage RDS Drain-Source Shunt Resistance TOX Gate Oxide Thickness CGSO Zero-bias Gate-Source Capacitance CGDO Zero-bias Gate-Drain Capacitance CBD Zero-bias Bulk-Drain Junction Capacitance MJ Bulk Junction Grading Coefficient PB Bulk Junction Potential FC Bulk Junction Forward-bias Capacitance Coefficient RG Gate Ohmic Resistance IS Bulk Junction Saturation Current N Bulk Junction Emission Coefficient RB Bulk Series Resistance PHI Surface Inversion Potential GAMMA Body-effect Parameter DELTA Width effect on Threshold Voltage ETA Static Feedback on Threshold Voltage THETA Modility Modulation KAPPA Saturation Field Factor VMAX Maximum Drift Velocity of Carriers XJ Metallurgical Junction Depth UO Surface Mobility All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 4. Output Voltage Swing Evaluation Circuit U3 U4 IN+ VDD IN+ VDD VSS VSS - + - + IN- OUT IN- OUT VOH VOL V3 V4 V5 R2 S_89110A 3 S_89110A V1 V2 R3 1 2 1 2 1MEG 1MEG V6 3 0 0 Simulation result VOH VOL Compasion Table Measurement Simulation %Error VOH (V) 2.9 2.9003 -0.010 VOL (V) 0.1 0.098494 1.506 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 5. Input Current Evaluation Circuit U1 IN+ VDD VSS - + IN- OUT OUT V1 V2 S_89110A 0Vdc V3 0Vdc 3 0 Simulation result Simulation Compasion Table Measurement Simulation % Error Ib (pA) 1 1 0 IOS (pA) 1 1 0 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 6. Input Offset Voltage Evaluation Circuit U2 IN+ VDD VSS - + IN- OUT OUT V1 S_89110A 0 3 V2 0 Simulation result Simulation Compasion Table Measurement Simulation %Error VOS (mV) 3 2.9876 0.413 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 7. Open loop Voltage Gain Evaluation Circuit U2 IN+ VDD VSS - + IN IN- OUT OUT V3 3 V1 S_89110A VOFF = 0 VAMPL = 0 FREQ = 0 AC = 1m DC = -2.9876m 0 Simulation result Simulation Compasion Table Measurement Simulation %Error Av (dB) 80 79.609 0.489 fT (kHz) 175 166.510 4.851 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 8. Common-Mode Rejection Ratio Evaluation Circuit R4 R7 500k 500k U1 U2 VIN1 R2 VIN2 R6 IN+ VDD IN+ VDD V2 V4 1k 3 1k 3 VSS VSS - + - + R1 0 R5 0 0 IN- OUT 0 IN- OUT out1 out2 1k 1k R3 R8 S_89110A S_89110A VIN1 500k VIN2 500k 2.3 1.5 1.5 V1 1.5 V3 0 0 0 0 Simulation result Simulation  VIN1  VIN2 RF  RS   CMRR = 20log     V OUT1VOUT 2 RS   Compasion Table Measurement Simulation %Error CMRR (dB) 70 71.625 -2.321 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 9. Slew Rate Evaluation Circuit U2 IN+ VDD VSS - + IN- OUT OUT V1 = 0 V1 V2 = 5 TD = 50u V2 TR = 0 S_89110A TF = 0 R1 C1 PW = 500u PER = 1m 1MEG 15p 3 0 Simulation result Simulation Slew Rate = Slope of output = (2.6295-378.486m)/(114.774u-82.67u) = 0.0701 V/us Compasion Table Measurement Simulation % Error SR (V/us) 0.07 0.0701 -0.143 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005