SlideShare a Scribd company logo
Device Modeling Report




COMPONENTS : CMOS DIGITAL INTEGRATED CIRCUIT
PART NUMBER : TC74ACT640P
MANUFACTURER : TOSHIBA




                   Bee Technologies Inc.

     All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Truth Table

Circuit simulation result


               U1:GBAR
                U1:DIR
                 U1:B1
                 U1:B2
                 U1:B3
                 U1:B4
                 U1:B5
                 U1:B6
                 U1:B7
                 U1:B8
                 U1:A1
                 U1:A2
                 U1:A3
                 U1:A4
                 U1:A5
                 U1:A6

                             0s                       0.5us                         1.0us
                                                       Time



Evaluation circuit

                              U1

                        DIR                    VCC
              LO
                                               __
                         A1                    G       LO

                         A2                    B1
                                                      IN_B
                         A3                    B2

                         A4                    B3

                         A5                    B4
                                                                             R1             V1
                         A6                    B5
                                                                             1MEG
                         A7                    B6
                                                       DSTM1                         5
                         A8                    B7            CLK

                        GND                    B8      ONTIME = .2uS
                                                       OFFTIME = .2uS

                              74ACT640


                                           0


Comparison table         Function : A BUS = OUTPUT,                B BUS = INPUT

              Input                                  Output
                                                                                         %Error
          G             DIR         Measurement                    Simulation
          L              L               A= B                         A= B                   0

                   All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Truth Table

Circuit simulation result


               U1:GBAR
                U1:DIR
                 U1:A1
                 U1:A2
                 U1:A3
                 U1:A4
                 U1:A5
                 U1:A6
                 U1:A7
                 U1:A8
                 U1:B1
                 U1:B2
                 U1:B3
                 U1:B4
                 U1:B5
                 U1:B6

                                   0s                         0.5us                   1.0us
                                                               Time



Evaluation circuit

                                              U1

                          HI
                                        DIR                   VCC
                                                              __
                                         A1                   G
                           IN_A                                         LO

                                         A2                   B1

                                         A3                   B2

                                         A4                   B3

                                         A5                   B4
                                                                               R1              V1
                                         A6                   B5
                                                                                   1MEG
                    CLK                  A7                   B6
                                                                                          5
                   DSTM1                 A8                   B7
              ONTIME = .2uS
              OFFTIME = .2uS            GND                   B8



                                              74ACT640


                                                         0


Comparison table               Function : A BUS = INPUT,            B BUS = OUTPUT

              Input                                          Output
                                                                                              %Error
          G                DIR          Measurement                   Simulation
          L                    H               B= A                     B= A                    0
                 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Truth Table

Circuit simulation result


               U1:GBAR    1
                U1:DIR    1
                 U1:A1    Z
                 U1:A2    Z
                 U1:A3    Z
                 U1:A4    Z
                 U1:A5    Z
                 U1:A6    Z
                 U1:A7    Z
                 U1:A8    Z
                 U1:B1    Z
                 U1:B2    Z
                 U1:B3    Z
                 U1:B4    Z
                 U1:B5    Z
                 U1:B6    Z
                 U1:B7    Z
                 U1:B8    Z


                              0s                             0.5us                       1.0us
                                                             Time



Evaluation circuit

                                         U1
                  DSTM1
                  CLK              DIR                  VCC
                                                        __
              ONTIME = .2uS         A1                  G             HI
              OFFTIME = .2uS
                                    A2                  B1

                                    A3                  B2

                                    A4                  B3

                                    A5                  B4
                                                                               R1             V1
                                    A6                  B5
                                                                                  1MEG
                                    A7                  B6
                                                                                         5
                                    A8                  B7

                                   GND                  B8



                                         74ACT640


                                                    0


Comparison table          Function : A BUS and B BUS = HIGH IMPEDANCE

              Input                                     Output
                                                                                             %Error
          G             DIR              Measurement                 Simulation
          H               X                    Z                           Z                   0
                All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
High Level and Low Level Input Voltage

Circuit simulation result

               6.0V




               4.0V
                                                                                 Output
                                                                                 Input
                                      (540.005u,2.0003)

               2.0V

                                (515.983u,799.166m)


                  0V
                       0s                 0.5ms         1.0ms            1.5ms           2.0ms
                            V(OUT)        V(V1:+)
                                                        Time



Evaluation circuit

                                          U1

                                 DIR                      VCC
                     LO
                                                          __
                                     A1                   G
            OUT                                                    LO

                                     A2                   B1

                                     A3                   B2

                                     A4                   B3                               V2

                                     A5                   B4
                                                                  V1 = 0
                          R2         A6                   B5      V2 = 5         V1         5
                                                                  TD = 0.5m
                       1G            A7                   B6      TR = 0.1m
                                                                  TF = 0.1m
                                     A8                   B7      PW = 1m
                                                                  PER = 2m
                                 GND                      B8



                                          74ACT640


                                                    0


Comparison table

         VCC = 5V              Measurement                 Simulation                 %Error
           VIH (V)                         2                    2.0003                0.015
           VIL (V)                        0.8                  0.799166               -0.104
               All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
High Level and Low Level Output Voltage

Circuit simulation result

               5.0V



               2.5V

                                                                          Output
              SEL>>
                 0V                                                       Input
                            V(OUT)
               5.0V



               2.5V



                  0V
                       0s                            5ms                          10ms
                            V(V1:+)
                                                     Time


Evaluation circuit

                                          U1

                                   DIR                VCC
                     LO
                                                      __
                                     A1               G
            OUT                                                LO

                                     A2               B1

                                     A3               B2

                                     A4               B3                              V2

                                     A5               B4
                                                              V1 = 0
                          R1         A6               B5      V2 = 4.5    V1          4.5
                                                              TD = 0.5m
                            0.09MEG A7                B6      TR = 3n
                                                              TF = 3n
                                     A8               B7      PW = 1m
                                                              PER = 2m
                                  GND                 B8



                                          74ACT640


                                                 0


Comparison table

        VCC = 4.5V               Measurement           Simulation              %Error
          VOH (V)                         4.5               4.4987             -0.029
          VOL (V)                          0                  0                   0
               All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Propagation Delay Time

Circuit simulation result

                5.0V             3.0V
            1               2

                                                                                        Output
                                                                                        Input


                2.5V             1.5V




                                       >>
                     0V                0V
                                          0s                        0.5us                       1.0us
                                           1     V(TPLH_TPHL)   2       V(U1:B1)
                                                                     Time


Evaluation circuit

                                                     U1

                                               DIR                  VCC
                                       LO
                     tplh_tphl                                      __
                                                A1                  G      LO

                                                A2                  B1

                                                A3                  B2

                                                A4                  B3                            V2

                                                A5                  B4
                R1               C1                                         V1 = 0
                                                A6                  B5      V2 = 3                 5
            500                  50p                                        TD = 0.2u      V1
                                                A7                  B6      TR = 3.8n
                                                                            TF = 3.8n
                                                A8                  B7      PW = 0.5u
                                                                            PER = 1u
                                               GND                  B8



                                                     74ACT640


                                                            0


Comparison table            CL = 50 pF, RL = 500 

         tr = tf =3 ns                      Measurement              Simulation                 %Error
           tPLH (ns)                                 5.7                  5.7112                0.196
           tPHL (ns)                                 5.7                  5.7158                0.277
                 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Output enable time, high impedance (off) to high output (tPZH)
Output disable time, high to high impedance (off) output (tPHZ)
Circuit simulation result

                5.0V              3.0V
            1                 2

                                                                                                  Output
                                                                                                  Input
                                  2.0V


                2.5V


                                  1.0V




                                    >>
                     0V             0V
                                       0s                                  0.5us                          1.0us
                                        1           V(TPZH_TPHZ)       2       V(U1:GBAR)
                                                                            Time


Evaluation circuit

                                                            U1

                                                      DIR                       VCC
                                               LO
                  tpzh_tphz                                                     __
                                                       A1                       G

                                                       A2                       B1    LO

                                                       A3                       B2

                                                       A4                       B3                           V2

                                                       A5                       B4
                R2        R1             C1                                           V1 = 0        V1
                                                       A6                       B5    V2 = 3                 5
            500           500            50p                                          TD = 0.2u
                                                       A7                       B6    TR = 3.8n
                                                                                      TF = 3.8n
                                                       A8                       B7    PW = 0.5u
                                                                                      PER = 1u
                                                      GND                       B8



                                                            74ACT640


                                                                           0


Comparison table              CL = 50 pF, RL = 500 

         tr = tf =3 ns                   Measurement                           Simulation                 %Error
           tPZH (ns)                                7.3                          7.3756                   1.036
           tPHZ (ns)                                6.3                          6.3545                   0.865
                  All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
Output enable time, high impedance (off) to low output (tPZL)
Output disable time, low to high impedance (off) output (tPLZ)
Circuit simulation result

                5.0V            3.0V
            1              2

                                                                                             Output
                                                                                             Input


                2.5V            1.5V




                                    >>
                  0V                0V
                                       0s                              0.5us                         1.0us
                                        1        V(TPZL_TPLZ)      2       V(V1:+)
                                                                        Time


Evaluation circuit

                                                        U1

                                                  DIR                    VCC
                                           LO
                      R2       tpzl_tplz                                 __
                                                  A1                     G
                  500
                                                  A2                     B1      HI

                                                  A3                     B2

                                                  A4                     B3
                 V2
                           R1              C1     A5                     B4                             V3
                                                                                 V1 = 0        V1
                        500                50p    A6                     B5      V2 = 3
                 10                                                              TD = 0.2u
                                                  A7                     B6      TR = 3.8n              5
                                                                                 TF = 3.8n
                                                  A8                     B7      PW = 0.5u
                                                                                 PER = 1u
                                                 GND                     B8



                                                        74ACT640


                                                                   0


Comparison table           CL = 50 pF, RL = 500 

         tr = tf =3 ns                     Measurement                  Simulation                   %Error
           tPZL (ns)                             7.3                          7.3644                 0.882
           tPLZ (ns)                             6.3                          6.3547                 0.868
                All Rights Reserved Copyright (c) Bee Technologies Inc. 2005

More Related Content

What's hot

SPICE MODEL of TC74VHC245FW in SPICE PARK
SPICE MODEL of TC74VHC245FW in SPICE PARKSPICE MODEL of TC74VHC245FW in SPICE PARK
SPICE MODEL of TC74VHC245FW in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC245P in SPICE PARK
SPICE MODEL of TC74AC245P in SPICE PARKSPICE MODEL of TC74AC245P in SPICE PARK
SPICE MODEL of TC74AC245P in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74VHCT245AFW in SPICE PARK
SPICE MODEL of TC74VHCT245AFW in SPICE PARKSPICE MODEL of TC74VHCT245AFW in SPICE PARK
SPICE MODEL of TC74VHCT245AFW in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC245F in SPICE PARK
SPICE MODEL of TC74AC245F in SPICE PARKSPICE MODEL of TC74AC245F in SPICE PARK
SPICE MODEL of TC74AC245F in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC245FT in SPICE PARK
SPICE MODEL of TC74AC245FT in SPICE PARKSPICE MODEL of TC74AC245FT in SPICE PARK
SPICE MODEL of TC74AC245FT in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC245FW in SPICE PARK
SPICE MODEL of TC74AC245FW in SPICE PARKSPICE MODEL of TC74AC245FW in SPICE PARK
SPICE MODEL of TC74AC245FW in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC640P in SPICE PARK
SPICE MODEL of TC74AC640P in SPICE PARKSPICE MODEL of TC74AC640P in SPICE PARK
SPICE MODEL of TC74AC640P in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC640F in SPICE PARK
SPICE MODEL of TC74AC640F in SPICE PARKSPICE MODEL of TC74AC640F in SPICE PARK
SPICE MODEL of TC74AC640F in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC640FT in SPICE PARK
SPICE MODEL of TC74AC640FT in SPICE PARKSPICE MODEL of TC74AC640FT in SPICE PARK
SPICE MODEL of TC74AC640FT in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74AC640FW in SPICE PARK
SPICE MODEL of TC74AC640FW in SPICE PARKSPICE MODEL of TC74AC640FW in SPICE PARK
SPICE MODEL of TC74AC640FW in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74LCX245F in SPICE PARK
SPICE MODEL of TC74LCX245F in SPICE PARKSPICE MODEL of TC74LCX245F in SPICE PARK
SPICE MODEL of TC74LCX245F in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74LCX245FT in SPICE PARK
SPICE MODEL of TC74LCX245FT in SPICE PARKSPICE MODEL of TC74LCX245FT in SPICE PARK
SPICE MODEL of TC74LCX245FT in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74LCX245FW in SPICE PARK
SPICE MODEL of TC74LCX245FW in SPICE PARKSPICE MODEL of TC74LCX245FW in SPICE PARK
SPICE MODEL of TC74LCX245FW in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74VCX245FT in SPICE PARK
SPICE MODEL of TC74VCX245FT in SPICE PARKSPICE MODEL of TC74VCX245FT in SPICE PARK
SPICE MODEL of TC74VCX245FT in SPICE PARK
Tsuyoshi Horigome
 
Unit6 Computer Numerical Control
Unit6 Computer Numerical ControlUnit6 Computer Numerical Control
Unit6 Computer Numerical Controlmokhtar
 
White-box texting of (ATL) model transformations
White-box texting of (ATL) model transformationsWhite-box texting of (ATL) model transformations
White-box texting of (ATL) model transformationsJordi Cabot
 

What's hot (16)

SPICE MODEL of TC74VHC245FW in SPICE PARK
SPICE MODEL of TC74VHC245FW in SPICE PARKSPICE MODEL of TC74VHC245FW in SPICE PARK
SPICE MODEL of TC74VHC245FW in SPICE PARK
 
SPICE MODEL of TC74AC245P in SPICE PARK
SPICE MODEL of TC74AC245P in SPICE PARKSPICE MODEL of TC74AC245P in SPICE PARK
SPICE MODEL of TC74AC245P in SPICE PARK
 
SPICE MODEL of TC74VHCT245AFW in SPICE PARK
SPICE MODEL of TC74VHCT245AFW in SPICE PARKSPICE MODEL of TC74VHCT245AFW in SPICE PARK
SPICE MODEL of TC74VHCT245AFW in SPICE PARK
 
SPICE MODEL of TC74AC245F in SPICE PARK
SPICE MODEL of TC74AC245F in SPICE PARKSPICE MODEL of TC74AC245F in SPICE PARK
SPICE MODEL of TC74AC245F in SPICE PARK
 
SPICE MODEL of TC74AC245FT in SPICE PARK
SPICE MODEL of TC74AC245FT in SPICE PARKSPICE MODEL of TC74AC245FT in SPICE PARK
SPICE MODEL of TC74AC245FT in SPICE PARK
 
SPICE MODEL of TC74AC245FW in SPICE PARK
SPICE MODEL of TC74AC245FW in SPICE PARKSPICE MODEL of TC74AC245FW in SPICE PARK
SPICE MODEL of TC74AC245FW in SPICE PARK
 
SPICE MODEL of TC74AC640P in SPICE PARK
SPICE MODEL of TC74AC640P in SPICE PARKSPICE MODEL of TC74AC640P in SPICE PARK
SPICE MODEL of TC74AC640P in SPICE PARK
 
SPICE MODEL of TC74AC640F in SPICE PARK
SPICE MODEL of TC74AC640F in SPICE PARKSPICE MODEL of TC74AC640F in SPICE PARK
SPICE MODEL of TC74AC640F in SPICE PARK
 
SPICE MODEL of TC74AC640FT in SPICE PARK
SPICE MODEL of TC74AC640FT in SPICE PARKSPICE MODEL of TC74AC640FT in SPICE PARK
SPICE MODEL of TC74AC640FT in SPICE PARK
 
SPICE MODEL of TC74AC640FW in SPICE PARK
SPICE MODEL of TC74AC640FW in SPICE PARKSPICE MODEL of TC74AC640FW in SPICE PARK
SPICE MODEL of TC74AC640FW in SPICE PARK
 
SPICE MODEL of TC74LCX245F in SPICE PARK
SPICE MODEL of TC74LCX245F in SPICE PARKSPICE MODEL of TC74LCX245F in SPICE PARK
SPICE MODEL of TC74LCX245F in SPICE PARK
 
SPICE MODEL of TC74LCX245FT in SPICE PARK
SPICE MODEL of TC74LCX245FT in SPICE PARKSPICE MODEL of TC74LCX245FT in SPICE PARK
SPICE MODEL of TC74LCX245FT in SPICE PARK
 
SPICE MODEL of TC74LCX245FW in SPICE PARK
SPICE MODEL of TC74LCX245FW in SPICE PARKSPICE MODEL of TC74LCX245FW in SPICE PARK
SPICE MODEL of TC74LCX245FW in SPICE PARK
 
SPICE MODEL of TC74VCX245FT in SPICE PARK
SPICE MODEL of TC74VCX245FT in SPICE PARKSPICE MODEL of TC74VCX245FT in SPICE PARK
SPICE MODEL of TC74VCX245FT in SPICE PARK
 
Unit6 Computer Numerical Control
Unit6 Computer Numerical ControlUnit6 Computer Numerical Control
Unit6 Computer Numerical Control
 
White-box texting of (ATL) model transformations
White-box texting of (ATL) model transformationsWhite-box texting of (ATL) model transformations
White-box texting of (ATL) model transformations
 

Similar to SPICE MODEL of TC74ACT640P in SPICE PARK

Lecture26
Lecture26Lecture26
Lecture26
Dharmesh Goyal
 
SPICE MODEL of uPC7818A in SPICE PARK
SPICE MODEL of uPC7818A in SPICE PARKSPICE MODEL of uPC7818A in SPICE PARK
SPICE MODEL of uPC7818A in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC7SH02F in SPICE PARK
SPICE MODEL of TC7SH02F in SPICE PARKSPICE MODEL of TC7SH02F in SPICE PARK
SPICE MODEL of TC7SH02F in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC7SH02FU in SPICE PARK
SPICE MODEL of TC7SH02FU in SPICE PARKSPICE MODEL of TC7SH02FU in SPICE PARK
SPICE MODEL of TC7SH02FU in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC7S02F in SPICE PARK
SPICE MODEL of TC7S02F in SPICE PARKSPICE MODEL of TC7S02F in SPICE PARK
SPICE MODEL of TC7S02F in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC7S02FU in SPICE PARK
SPICE MODEL of TC7S02FU in SPICE PARKSPICE MODEL of TC7S02FU in SPICE PARK
SPICE MODEL of TC7S02FU in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of uPC78N15H in SPICE PARK
SPICE MODEL of uPC78N15H in SPICE PARKSPICE MODEL of uPC78N15H in SPICE PARK
SPICE MODEL of uPC78N15H in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74VHC541F in SPICE PARK
SPICE MODEL of TC74VHC541F in SPICE PARKSPICE MODEL of TC74VHC541F in SPICE PARK
SPICE MODEL of TC74VHC541F in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74VHC541FT in SPICE PARK
SPICE MODEL of TC74VHC541FT in SPICE PARKSPICE MODEL of TC74VHC541FT in SPICE PARK
SPICE MODEL of TC74VHC541FT in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74VHC541FW in SPICE PARK
SPICE MODEL of TC74VHC541FW in SPICE PARKSPICE MODEL of TC74VHC541FW in SPICE PARK
SPICE MODEL of TC74VHC541FW in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of uPC7824A in SPICE PARK
SPICE MODEL of uPC7824A in SPICE PARKSPICE MODEL of uPC7824A in SPICE PARK
SPICE MODEL of uPC7824A in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC7SH02FS in SPICE PARK
SPICE MODEL of TC7SH02FS in SPICE PARKSPICE MODEL of TC7SH02FS in SPICE PARK
SPICE MODEL of TC7SH02FS in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC7SH00FS in SPICE PARK
SPICE MODEL of TC7SH00FS in SPICE PARKSPICE MODEL of TC7SH00FS in SPICE PARK
SPICE MODEL of TC7SH00FS in SPICE PARK
Tsuyoshi Horigome
 
SPICE MODEL of TC74ACT541P in SPICE PARK
SPICE MODEL of TC74ACT541P in SPICE PARKSPICE MODEL of TC74ACT541P in SPICE PARK
SPICE MODEL of TC74ACT541P in SPICE PARK
Tsuyoshi Horigome
 

Similar to SPICE MODEL of TC74ACT640P in SPICE PARK (14)

Lecture26
Lecture26Lecture26
Lecture26
 
SPICE MODEL of uPC7818A in SPICE PARK
SPICE MODEL of uPC7818A in SPICE PARKSPICE MODEL of uPC7818A in SPICE PARK
SPICE MODEL of uPC7818A in SPICE PARK
 
SPICE MODEL of TC7SH02F in SPICE PARK
SPICE MODEL of TC7SH02F in SPICE PARKSPICE MODEL of TC7SH02F in SPICE PARK
SPICE MODEL of TC7SH02F in SPICE PARK
 
SPICE MODEL of TC7SH02FU in SPICE PARK
SPICE MODEL of TC7SH02FU in SPICE PARKSPICE MODEL of TC7SH02FU in SPICE PARK
SPICE MODEL of TC7SH02FU in SPICE PARK
 
SPICE MODEL of TC7S02F in SPICE PARK
SPICE MODEL of TC7S02F in SPICE PARKSPICE MODEL of TC7S02F in SPICE PARK
SPICE MODEL of TC7S02F in SPICE PARK
 
SPICE MODEL of TC7S02FU in SPICE PARK
SPICE MODEL of TC7S02FU in SPICE PARKSPICE MODEL of TC7S02FU in SPICE PARK
SPICE MODEL of TC7S02FU in SPICE PARK
 
SPICE MODEL of uPC78N15H in SPICE PARK
SPICE MODEL of uPC78N15H in SPICE PARKSPICE MODEL of uPC78N15H in SPICE PARK
SPICE MODEL of uPC78N15H in SPICE PARK
 
SPICE MODEL of TC74VHC541F in SPICE PARK
SPICE MODEL of TC74VHC541F in SPICE PARKSPICE MODEL of TC74VHC541F in SPICE PARK
SPICE MODEL of TC74VHC541F in SPICE PARK
 
SPICE MODEL of TC74VHC541FT in SPICE PARK
SPICE MODEL of TC74VHC541FT in SPICE PARKSPICE MODEL of TC74VHC541FT in SPICE PARK
SPICE MODEL of TC74VHC541FT in SPICE PARK
 
SPICE MODEL of TC74VHC541FW in SPICE PARK
SPICE MODEL of TC74VHC541FW in SPICE PARKSPICE MODEL of TC74VHC541FW in SPICE PARK
SPICE MODEL of TC74VHC541FW in SPICE PARK
 
SPICE MODEL of uPC7824A in SPICE PARK
SPICE MODEL of uPC7824A in SPICE PARKSPICE MODEL of uPC7824A in SPICE PARK
SPICE MODEL of uPC7824A in SPICE PARK
 
SPICE MODEL of TC7SH02FS in SPICE PARK
SPICE MODEL of TC7SH02FS in SPICE PARKSPICE MODEL of TC7SH02FS in SPICE PARK
SPICE MODEL of TC7SH02FS in SPICE PARK
 
SPICE MODEL of TC7SH00FS in SPICE PARK
SPICE MODEL of TC7SH00FS in SPICE PARKSPICE MODEL of TC7SH00FS in SPICE PARK
SPICE MODEL of TC7SH00FS in SPICE PARK
 
SPICE MODEL of TC74ACT541P in SPICE PARK
SPICE MODEL of TC74ACT541P in SPICE PARKSPICE MODEL of TC74ACT541P in SPICE PARK
SPICE MODEL of TC74ACT541P in SPICE PARK
 

More from Tsuyoshi Horigome

KGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPI
KGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPIKGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPI
KGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPI
Tsuyoshi Horigome
 
FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)
FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)
FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)
Tsuyoshi Horigome
 
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
Tsuyoshi Horigome
 
SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )
Tsuyoshi Horigome
 
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
Tsuyoshi Horigome
 
SPICE PARK APR2024 ( 6,747 SPICE Models )
SPICE PARK APR2024 ( 6,747 SPICE Models )SPICE PARK APR2024 ( 6,747 SPICE Models )
SPICE PARK APR2024 ( 6,747 SPICE Models )
Tsuyoshi Horigome
 
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
Tsuyoshi Horigome
 
SPICE PARK MAR2024 ( 6,725 SPICE Models )
SPICE PARK MAR2024 ( 6,725 SPICE Models )SPICE PARK MAR2024 ( 6,725 SPICE Models )
SPICE PARK MAR2024 ( 6,725 SPICE Models )
Tsuyoshi Horigome
 
Update 29 models(Solar cell) in SPICE PARK(FEB2024)
Update 29 models(Solar cell) in SPICE PARK(FEB2024)Update 29 models(Solar cell) in SPICE PARK(FEB2024)
Update 29 models(Solar cell) in SPICE PARK(FEB2024)
Tsuyoshi Horigome
 
SPICE PARK FEB2024 ( 6,694 SPICE Models )
SPICE PARK FEB2024 ( 6,694 SPICE Models )SPICE PARK FEB2024 ( 6,694 SPICE Models )
SPICE PARK FEB2024 ( 6,694 SPICE Models )
Tsuyoshi Horigome
 
Circuit simulation using LTspice(Case study)
Circuit simulation using LTspice(Case study)Circuit simulation using LTspice(Case study)
Circuit simulation using LTspice(Case study)
Tsuyoshi Horigome
 
Mindmap of Semiconductor sales business(15FEB2024)
Mindmap of Semiconductor sales business(15FEB2024)Mindmap of Semiconductor sales business(15FEB2024)
Mindmap of Semiconductor sales business(15FEB2024)
Tsuyoshi Horigome
 
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
Tsuyoshi Horigome
 
PSpice simulation of power supply for TI is Error
PSpice simulation of power supply  for TI is ErrorPSpice simulation of power supply  for TI is Error
PSpice simulation of power supply for TI is Error
Tsuyoshi Horigome
 
IGBT Simulation of Results from Rgext or Rgint
IGBT Simulation of Results from Rgext or RgintIGBT Simulation of Results from Rgext or Rgint
IGBT Simulation of Results from Rgext or Rgint
Tsuyoshi Horigome
 
Electronic component sales method centered on alternative proposals
Electronic component sales method centered on alternative proposalsElectronic component sales method centered on alternative proposals
Electronic component sales method centered on alternative proposals
Tsuyoshi Horigome
 
Electronic component sales method focused on new hires
Electronic component sales method focused on new hiresElectronic component sales method focused on new hires
Electronic component sales method focused on new hires
Tsuyoshi Horigome
 
Mindmap(electronics parts sales visions)
Mindmap(electronics parts sales visions)Mindmap(electronics parts sales visions)
Mindmap(electronics parts sales visions)
Tsuyoshi Horigome
 
Chat GPTによる伝達関数の導出
Chat GPTによる伝達関数の導出Chat GPTによる伝達関数の導出
Chat GPTによる伝達関数の導出
Tsuyoshi Horigome
 
伝達関数の理解(Chatgpt)
伝達関数の理解(Chatgpt)伝達関数の理解(Chatgpt)
伝達関数の理解(Chatgpt)
Tsuyoshi Horigome
 

More from Tsuyoshi Horigome (20)

KGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPI
KGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPIKGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPI
KGIとKPIについて(営業の目標設定とKPIの商談プロセス) About KGI and KPI
 
FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)
FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)
FedExで書類を送付する場合の設定について(オンライン受付にて登録する場合について)
 
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
Update 46 models(Solar Cell) in SPICE PARK(MAY2024)
 
SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )
 
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
Update 22 models(Schottky Rectifier ) in SPICE PARK(APR2024)
 
SPICE PARK APR2024 ( 6,747 SPICE Models )
SPICE PARK APR2024 ( 6,747 SPICE Models )SPICE PARK APR2024 ( 6,747 SPICE Models )
SPICE PARK APR2024 ( 6,747 SPICE Models )
 
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
Update 31 models(Diode/General ) in SPICE PARK(MAR2024)
 
SPICE PARK MAR2024 ( 6,725 SPICE Models )
SPICE PARK MAR2024 ( 6,725 SPICE Models )SPICE PARK MAR2024 ( 6,725 SPICE Models )
SPICE PARK MAR2024 ( 6,725 SPICE Models )
 
Update 29 models(Solar cell) in SPICE PARK(FEB2024)
Update 29 models(Solar cell) in SPICE PARK(FEB2024)Update 29 models(Solar cell) in SPICE PARK(FEB2024)
Update 29 models(Solar cell) in SPICE PARK(FEB2024)
 
SPICE PARK FEB2024 ( 6,694 SPICE Models )
SPICE PARK FEB2024 ( 6,694 SPICE Models )SPICE PARK FEB2024 ( 6,694 SPICE Models )
SPICE PARK FEB2024 ( 6,694 SPICE Models )
 
Circuit simulation using LTspice(Case study)
Circuit simulation using LTspice(Case study)Circuit simulation using LTspice(Case study)
Circuit simulation using LTspice(Case study)
 
Mindmap of Semiconductor sales business(15FEB2024)
Mindmap of Semiconductor sales business(15FEB2024)Mindmap of Semiconductor sales business(15FEB2024)
Mindmap of Semiconductor sales business(15FEB2024)
 
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
2-STAGE COCKCROFT-WALTON [SCHEMATIC] using LTspice
 
PSpice simulation of power supply for TI is Error
PSpice simulation of power supply  for TI is ErrorPSpice simulation of power supply  for TI is Error
PSpice simulation of power supply for TI is Error
 
IGBT Simulation of Results from Rgext or Rgint
IGBT Simulation of Results from Rgext or RgintIGBT Simulation of Results from Rgext or Rgint
IGBT Simulation of Results from Rgext or Rgint
 
Electronic component sales method centered on alternative proposals
Electronic component sales method centered on alternative proposalsElectronic component sales method centered on alternative proposals
Electronic component sales method centered on alternative proposals
 
Electronic component sales method focused on new hires
Electronic component sales method focused on new hiresElectronic component sales method focused on new hires
Electronic component sales method focused on new hires
 
Mindmap(electronics parts sales visions)
Mindmap(electronics parts sales visions)Mindmap(electronics parts sales visions)
Mindmap(electronics parts sales visions)
 
Chat GPTによる伝達関数の導出
Chat GPTによる伝達関数の導出Chat GPTによる伝達関数の導出
Chat GPTによる伝達関数の導出
 
伝達関数の理解(Chatgpt)
伝達関数の理解(Chatgpt)伝達関数の理解(Chatgpt)
伝達関数の理解(Chatgpt)
 

Recently uploaded

Bits & Pixels using AI for Good.........
Bits & Pixels using AI for Good.........Bits & Pixels using AI for Good.........
Bits & Pixels using AI for Good.........
Alison B. Lowndes
 
Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...
Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...
Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...
Product School
 
Transcript: Selling digital books in 2024: Insights from industry leaders - T...
Transcript: Selling digital books in 2024: Insights from industry leaders - T...Transcript: Selling digital books in 2024: Insights from industry leaders - T...
Transcript: Selling digital books in 2024: Insights from industry leaders - T...
BookNet Canada
 
Connector Corner: Automate dynamic content and events by pushing a button
Connector Corner: Automate dynamic content and events by pushing a buttonConnector Corner: Automate dynamic content and events by pushing a button
Connector Corner: Automate dynamic content and events by pushing a button
DianaGray10
 
Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...
Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...
Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...
Ramesh Iyer
 
DevOps and Testing slides at DASA Connect
DevOps and Testing slides at DASA ConnectDevOps and Testing slides at DASA Connect
DevOps and Testing slides at DASA Connect
Kari Kakkonen
 
From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...
From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...
From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...
Product School
 
FIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdf
FIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdfFIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdf
FIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdf
FIDO Alliance
 
FIDO Alliance Osaka Seminar: Overview.pdf
FIDO Alliance Osaka Seminar: Overview.pdfFIDO Alliance Osaka Seminar: Overview.pdf
FIDO Alliance Osaka Seminar: Overview.pdf
FIDO Alliance
 
Generating a custom Ruby SDK for your web service or Rails API using Smithy
Generating a custom Ruby SDK for your web service or Rails API using SmithyGenerating a custom Ruby SDK for your web service or Rails API using Smithy
Generating a custom Ruby SDK for your web service or Rails API using Smithy
g2nightmarescribd
 
Designing Great Products: The Power of Design and Leadership by Chief Designe...
Designing Great Products: The Power of Design and Leadership by Chief Designe...Designing Great Products: The Power of Design and Leadership by Chief Designe...
Designing Great Products: The Power of Design and Leadership by Chief Designe...
Product School
 
Essentials of Automations: Optimizing FME Workflows with Parameters
Essentials of Automations: Optimizing FME Workflows with ParametersEssentials of Automations: Optimizing FME Workflows with Parameters
Essentials of Automations: Optimizing FME Workflows with Parameters
Safe Software
 
State of ICS and IoT Cyber Threat Landscape Report 2024 preview
State of ICS and IoT Cyber Threat Landscape Report 2024 previewState of ICS and IoT Cyber Threat Landscape Report 2024 preview
State of ICS and IoT Cyber Threat Landscape Report 2024 preview
Prayukth K V
 
PCI PIN Basics Webinar from the Controlcase Team
PCI PIN Basics Webinar from the Controlcase TeamPCI PIN Basics Webinar from the Controlcase Team
PCI PIN Basics Webinar from the Controlcase Team
ControlCase
 
Smart TV Buyer Insights Survey 2024 by 91mobiles.pdf
Smart TV Buyer Insights Survey 2024 by 91mobiles.pdfSmart TV Buyer Insights Survey 2024 by 91mobiles.pdf
Smart TV Buyer Insights Survey 2024 by 91mobiles.pdf
91mobiles
 
FIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdf
FIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdfFIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdf
FIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdf
FIDO Alliance
 
The Art of the Pitch: WordPress Relationships and Sales
The Art of the Pitch: WordPress Relationships and SalesThe Art of the Pitch: WordPress Relationships and Sales
The Art of the Pitch: WordPress Relationships and Sales
Laura Byrne
 
How world-class product teams are winning in the AI era by CEO and Founder, P...
How world-class product teams are winning in the AI era by CEO and Founder, P...How world-class product teams are winning in the AI era by CEO and Founder, P...
How world-class product teams are winning in the AI era by CEO and Founder, P...
Product School
 
AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...
AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...
AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...
Product School
 
Elevating Tactical DDD Patterns Through Object Calisthenics
Elevating Tactical DDD Patterns Through Object CalisthenicsElevating Tactical DDD Patterns Through Object Calisthenics
Elevating Tactical DDD Patterns Through Object Calisthenics
Dorra BARTAGUIZ
 

Recently uploaded (20)

Bits & Pixels using AI for Good.........
Bits & Pixels using AI for Good.........Bits & Pixels using AI for Good.........
Bits & Pixels using AI for Good.........
 
Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...
Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...
Unsubscribed: Combat Subscription Fatigue With a Membership Mentality by Head...
 
Transcript: Selling digital books in 2024: Insights from industry leaders - T...
Transcript: Selling digital books in 2024: Insights from industry leaders - T...Transcript: Selling digital books in 2024: Insights from industry leaders - T...
Transcript: Selling digital books in 2024: Insights from industry leaders - T...
 
Connector Corner: Automate dynamic content and events by pushing a button
Connector Corner: Automate dynamic content and events by pushing a buttonConnector Corner: Automate dynamic content and events by pushing a button
Connector Corner: Automate dynamic content and events by pushing a button
 
Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...
Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...
Builder.ai Founder Sachin Dev Duggal's Strategic Approach to Create an Innova...
 
DevOps and Testing slides at DASA Connect
DevOps and Testing slides at DASA ConnectDevOps and Testing slides at DASA Connect
DevOps and Testing slides at DASA Connect
 
From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...
From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...
From Daily Decisions to Bottom Line: Connecting Product Work to Revenue by VP...
 
FIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdf
FIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdfFIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdf
FIDO Alliance Osaka Seminar: Passkeys and the Road Ahead.pdf
 
FIDO Alliance Osaka Seminar: Overview.pdf
FIDO Alliance Osaka Seminar: Overview.pdfFIDO Alliance Osaka Seminar: Overview.pdf
FIDO Alliance Osaka Seminar: Overview.pdf
 
Generating a custom Ruby SDK for your web service or Rails API using Smithy
Generating a custom Ruby SDK for your web service or Rails API using SmithyGenerating a custom Ruby SDK for your web service or Rails API using Smithy
Generating a custom Ruby SDK for your web service or Rails API using Smithy
 
Designing Great Products: The Power of Design and Leadership by Chief Designe...
Designing Great Products: The Power of Design and Leadership by Chief Designe...Designing Great Products: The Power of Design and Leadership by Chief Designe...
Designing Great Products: The Power of Design and Leadership by Chief Designe...
 
Essentials of Automations: Optimizing FME Workflows with Parameters
Essentials of Automations: Optimizing FME Workflows with ParametersEssentials of Automations: Optimizing FME Workflows with Parameters
Essentials of Automations: Optimizing FME Workflows with Parameters
 
State of ICS and IoT Cyber Threat Landscape Report 2024 preview
State of ICS and IoT Cyber Threat Landscape Report 2024 previewState of ICS and IoT Cyber Threat Landscape Report 2024 preview
State of ICS and IoT Cyber Threat Landscape Report 2024 preview
 
PCI PIN Basics Webinar from the Controlcase Team
PCI PIN Basics Webinar from the Controlcase TeamPCI PIN Basics Webinar from the Controlcase Team
PCI PIN Basics Webinar from the Controlcase Team
 
Smart TV Buyer Insights Survey 2024 by 91mobiles.pdf
Smart TV Buyer Insights Survey 2024 by 91mobiles.pdfSmart TV Buyer Insights Survey 2024 by 91mobiles.pdf
Smart TV Buyer Insights Survey 2024 by 91mobiles.pdf
 
FIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdf
FIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdfFIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdf
FIDO Alliance Osaka Seminar: The WebAuthn API and Discoverable Credentials.pdf
 
The Art of the Pitch: WordPress Relationships and Sales
The Art of the Pitch: WordPress Relationships and SalesThe Art of the Pitch: WordPress Relationships and Sales
The Art of the Pitch: WordPress Relationships and Sales
 
How world-class product teams are winning in the AI era by CEO and Founder, P...
How world-class product teams are winning in the AI era by CEO and Founder, P...How world-class product teams are winning in the AI era by CEO and Founder, P...
How world-class product teams are winning in the AI era by CEO and Founder, P...
 
AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...
AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...
AI for Every Business: Unlocking Your Product's Universal Potential by VP of ...
 
Elevating Tactical DDD Patterns Through Object Calisthenics
Elevating Tactical DDD Patterns Through Object CalisthenicsElevating Tactical DDD Patterns Through Object Calisthenics
Elevating Tactical DDD Patterns Through Object Calisthenics
 

SPICE MODEL of TC74ACT640P in SPICE PARK

  • 1. Device Modeling Report COMPONENTS : CMOS DIGITAL INTEGRATED CIRCUIT PART NUMBER : TC74ACT640P MANUFACTURER : TOSHIBA Bee Technologies Inc. All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 2. Truth Table Circuit simulation result U1:GBAR U1:DIR U1:B1 U1:B2 U1:B3 U1:B4 U1:B5 U1:B6 U1:B7 U1:B8 U1:A1 U1:A2 U1:A3 U1:A4 U1:A5 U1:A6 0s 0.5us 1.0us Time Evaluation circuit U1 DIR VCC LO __ A1 G LO A2 B1 IN_B A3 B2 A4 B3 A5 B4 R1 V1 A6 B5 1MEG A7 B6 DSTM1 5 A8 B7 CLK GND B8 ONTIME = .2uS OFFTIME = .2uS 74ACT640 0 Comparison table Function : A BUS = OUTPUT, B BUS = INPUT Input Output %Error G DIR Measurement Simulation L L A= B A= B 0 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 3. Truth Table Circuit simulation result U1:GBAR U1:DIR U1:A1 U1:A2 U1:A3 U1:A4 U1:A5 U1:A6 U1:A7 U1:A8 U1:B1 U1:B2 U1:B3 U1:B4 U1:B5 U1:B6 0s 0.5us 1.0us Time Evaluation circuit U1 HI DIR VCC __ A1 G IN_A LO A2 B1 A3 B2 A4 B3 A5 B4 R1 V1 A6 B5 1MEG CLK A7 B6 5 DSTM1 A8 B7 ONTIME = .2uS OFFTIME = .2uS GND B8 74ACT640 0 Comparison table Function : A BUS = INPUT, B BUS = OUTPUT Input Output %Error G DIR Measurement Simulation L H B= A B= A 0 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 4. Truth Table Circuit simulation result U1:GBAR 1 U1:DIR 1 U1:A1 Z U1:A2 Z U1:A3 Z U1:A4 Z U1:A5 Z U1:A6 Z U1:A7 Z U1:A8 Z U1:B1 Z U1:B2 Z U1:B3 Z U1:B4 Z U1:B5 Z U1:B6 Z U1:B7 Z U1:B8 Z 0s 0.5us 1.0us Time Evaluation circuit U1 DSTM1 CLK DIR VCC __ ONTIME = .2uS A1 G HI OFFTIME = .2uS A2 B1 A3 B2 A4 B3 A5 B4 R1 V1 A6 B5 1MEG A7 B6 5 A8 B7 GND B8 74ACT640 0 Comparison table Function : A BUS and B BUS = HIGH IMPEDANCE Input Output %Error G DIR Measurement Simulation H X Z Z 0 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 5. High Level and Low Level Input Voltage Circuit simulation result 6.0V 4.0V Output Input (540.005u,2.0003) 2.0V (515.983u,799.166m) 0V 0s 0.5ms 1.0ms 1.5ms 2.0ms V(OUT) V(V1:+) Time Evaluation circuit U1 DIR VCC LO __ A1 G OUT LO A2 B1 A3 B2 A4 B3 V2 A5 B4 V1 = 0 R2 A6 B5 V2 = 5 V1 5 TD = 0.5m 1G A7 B6 TR = 0.1m TF = 0.1m A8 B7 PW = 1m PER = 2m GND B8 74ACT640 0 Comparison table VCC = 5V Measurement Simulation %Error VIH (V) 2 2.0003 0.015 VIL (V) 0.8 0.799166 -0.104 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 6. High Level and Low Level Output Voltage Circuit simulation result 5.0V 2.5V Output SEL>> 0V Input V(OUT) 5.0V 2.5V 0V 0s 5ms 10ms V(V1:+) Time Evaluation circuit U1 DIR VCC LO __ A1 G OUT LO A2 B1 A3 B2 A4 B3 V2 A5 B4 V1 = 0 R1 A6 B5 V2 = 4.5 V1 4.5 TD = 0.5m 0.09MEG A7 B6 TR = 3n TF = 3n A8 B7 PW = 1m PER = 2m GND B8 74ACT640 0 Comparison table VCC = 4.5V Measurement Simulation %Error VOH (V) 4.5 4.4987 -0.029 VOL (V) 0 0 0 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 7. Propagation Delay Time Circuit simulation result 5.0V 3.0V 1 2 Output Input 2.5V 1.5V >> 0V 0V 0s 0.5us 1.0us 1 V(TPLH_TPHL) 2 V(U1:B1) Time Evaluation circuit U1 DIR VCC LO tplh_tphl __ A1 G LO A2 B1 A3 B2 A4 B3 V2 A5 B4 R1 C1 V1 = 0 A6 B5 V2 = 3 5 500 50p TD = 0.2u V1 A7 B6 TR = 3.8n TF = 3.8n A8 B7 PW = 0.5u PER = 1u GND B8 74ACT640 0 Comparison table CL = 50 pF, RL = 500  tr = tf =3 ns Measurement Simulation %Error tPLH (ns) 5.7 5.7112 0.196 tPHL (ns) 5.7 5.7158 0.277 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 8. Output enable time, high impedance (off) to high output (tPZH) Output disable time, high to high impedance (off) output (tPHZ) Circuit simulation result 5.0V 3.0V 1 2 Output Input 2.0V 2.5V 1.0V >> 0V 0V 0s 0.5us 1.0us 1 V(TPZH_TPHZ) 2 V(U1:GBAR) Time Evaluation circuit U1 DIR VCC LO tpzh_tphz __ A1 G A2 B1 LO A3 B2 A4 B3 V2 A5 B4 R2 R1 C1 V1 = 0 V1 A6 B5 V2 = 3 5 500 500 50p TD = 0.2u A7 B6 TR = 3.8n TF = 3.8n A8 B7 PW = 0.5u PER = 1u GND B8 74ACT640 0 Comparison table CL = 50 pF, RL = 500  tr = tf =3 ns Measurement Simulation %Error tPZH (ns) 7.3 7.3756 1.036 tPHZ (ns) 6.3 6.3545 0.865 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005
  • 9. Output enable time, high impedance (off) to low output (tPZL) Output disable time, low to high impedance (off) output (tPLZ) Circuit simulation result 5.0V 3.0V 1 2 Output Input 2.5V 1.5V >> 0V 0V 0s 0.5us 1.0us 1 V(TPZL_TPLZ) 2 V(V1:+) Time Evaluation circuit U1 DIR VCC LO R2 tpzl_tplz __ A1 G 500 A2 B1 HI A3 B2 A4 B3 V2 R1 C1 A5 B4 V3 V1 = 0 V1 500 50p A6 B5 V2 = 3 10 TD = 0.2u A7 B6 TR = 3.8n 5 TF = 3.8n A8 B7 PW = 0.5u PER = 1u GND B8 74ACT640 0 Comparison table CL = 50 pF, RL = 500  tr = tf =3 ns Measurement Simulation %Error tPZL (ns) 7.3 7.3644 0.882 tPLZ (ns) 6.3 6.3547 0.868 All Rights Reserved Copyright (c) Bee Technologies Inc. 2005