SlideShare a Scribd company logo
1 of 4
CURRICULUM VITAE
SHARANLING MAJGE
In brief I have:
Good communication, hardworking skills, Patience in handling tough situations,
Confidence of facing the challenges in an organization.
Career Objective:
To build a career in a professionally managed organization where I can work in teams
and contribute to the organization through my sincere efforts and technical and managerial
skills.
Education Qualification:
 M .Tech(VLSI Design and Embedded systems)
From, Lingaraj Appa Engineering College Bidar, affiliated to VTU Belagavi,
Karnataka with 75.70aggregate, in 2015.
 BE (Electronics and communication Engineering)
From, Rural Engineering College Bidar, affiliated to VTU Belagavi, Karnataka with
58.43% aggregate, in 2012.
 PUC (PCMB)
From, Vidya Independent PU Science College Bidar, affiliated to Department of pre-
university education, Karnataka with 57.00% in 2007.
 SSLC
From, Sri Dattagiri Maharaj High School Bidar affiliated to Karnataka secondary
education examination board with 80.32% in 2005.
Certificationcourse:
Certified course on Software Testing (Manual /Automation/Sql) and Agile course from
Testing Campus, Bangalore in the year July- 2012 to July- 2013.
#35,2nd
floor, 22nd
cross
Govind raj nagar
Vijay nagar
Bangaluru- 560040
Contact No: 8951810421
Sharanling.majge92@gmail.com
Work Experience:
Area - Manual testing (software) and Automation
Organization - Testing campus, Vijay Nagar, Bangalore
Profile - As Intern Quality Assurance Engineer
Period - From 1st
July 2015 to 31st
oct 2015
Technical Skills:
 Software skills: Basic computer skills, MS office.
 Operating Systems :Windows XP/2000/07, VxWorks (RTOS)
 Knowledge of: SDLC (Software Development Life Cycle)
 Software Developmental Model such as (Water fall model, Spiral model,
Prototype model, V-model, Hybrid modeland Derived model…etc.)
 Software Testing Types such as (White box testing , Black box testing,
functional testing, Integration testing, System testing, Acceptance testing,
Smoke testing, Exploratory testing, Adhoc testing, Compatibility testing,
Globalization testing….etc.)
 Root cause Analysis
 Descriptive programming.
 Test case design techniques
 Defect Life cycle
 SQL
Project1:AUTOMATE A WEBSITE
CRM (Customer Relationship Management Tool)
Here, I have updated contents in the website called salesforce.com by changing the
features in the site with the help of CMS (content management system) by constructing
frame work.
Project2:AUTOMATING A WEB APPLICATIONS
Here, I have automated web applications by the help of CRM tool by constructing
frame work and writing test cases.
Ex: Gmail web application and air India web application etc.
And also worked on banking application and train ticket booking applications to check
the functionality of application while doing manual testing.
Academic projects:
 Project title:GSM based border security alert system by sing microcontroller
AT89s52
Duration: 4 Months.
Team Size: 2 Members.
Hardware used:
 Sensors circuit
 ADC Module
 GSM Modem
 Microcontroller module
 LCD module
Software used:
 Kiel microvision3
 Preload
 Embedded c for coding
• It was an SMS alert system, where vibration sensors and camera were used to identify
the unauthorized person entry into specified territory so that e-security can be
achieved by wireless communication network with the help of GSM technology.
 Project title:A novel SDR trans-receiver architecture for communication systems on
FPGA
Duration: 8 Months.
Team Size: 1Members.
Workedin VED LABS Bengaluru.
Hardware used:
 Intel Pentium IV Processor
 Spartan III FPGA
 Xilinx Spartan III FPGA development board
 JTAG cable, Power supply
Software used:
 Operating System: Windows XP with SP2
 Synthesis Tool: Xilinx 12.2.
 Simulation Tool: Modelsim6.3c.
 Language: Verilog
• The SDR provides high processing capability, which means configurable higher
data rates and modulation techniques. In this design, we are developing the
whole QPSK Trans- receiver architecture using Verilog on Xilinx 13.4.
• The primary target of the venture is to outline and create building design for SDR
Based QPSK Transceiver framework and its execution on FPGA.
Paperpublications:
‘A NOVEL SDR TRANS- RECEIVERARCHITECTURE FOR COMMUNICATION
SYSTEMS ON FPGA’
IJRET: International Journal of Research in Engineering and Technology, eISSN: 2319-
1163 | pISSN: 2321-7308,Certificate ID 110417004_1, Volume: 04 Special Issue: 05 |
NCATECS-2015 | May-2015, Available @ http://www.ijret.org
Extracurricular Activities:
• Interested in sports, reading newspaper, learning new
technical skills and music.
Achievements:
• Participated in INTERNATIONAL CONFERENCE ON
COMMUNICATIONCOMPUTATION, CONTROL AND
NANO TEACHNOLOGY-2010
Personal Details:
Father Name : Shivasharnappa Majge
Mother Name : Sri devi
Date ofBirth : 11/06/1989
Marital status : Single
Nationality : Indian
Mother Tongue : Kannada
Languages known : English, Hindi & Kannada
Permanent
Address
: Sharanling s/o Shivasharnappa Majge
Plot no 61, OPP 17-4-225
‘SHARAN KRUPE’,Mahesh Nagar
Bidar -585403
Mobile No. : 8951810421
E-mail ID : sharanling.majge92@gmail.com
I hereby certify that the above details are correct and complete to the best my knowledge
and belief.
Date:
Place: Bangaluru (Sharanling Majge)

More Related Content

What's hot (20)

Apeksha Resume -1-
Apeksha Resume -1-Apeksha Resume -1-
Apeksha Resume -1-
 
somashekar.y
somashekar.ysomashekar.y
somashekar.y
 
Arul cv
Arul cvArul cv
Arul cv
 
Vikas Resume CGPA New Font2
Vikas Resume CGPA New Font2Vikas Resume CGPA New Font2
Vikas Resume CGPA New Font2
 
1437322195130Resume_SURENDAR(1)
1437322195130Resume_SURENDAR(1)1437322195130Resume_SURENDAR(1)
1437322195130Resume_SURENDAR(1)
 
Mani Final Resume
Mani Final ResumeMani Final Resume
Mani Final Resume
 
Jagadeesh vlsi cv
Jagadeesh vlsi cvJagadeesh vlsi cv
Jagadeesh vlsi cv
 
CV SANDEEP_EKHE_ME_VLSI and Embedded Systems_4.9 year Exp in Embedded Firmwar...
CV SANDEEP_EKHE_ME_VLSI and Embedded Systems_4.9 year Exp in Embedded Firmwar...CV SANDEEP_EKHE_ME_VLSI and Embedded Systems_4.9 year Exp in Embedded Firmwar...
CV SANDEEP_EKHE_ME_VLSI and Embedded Systems_4.9 year Exp in Embedded Firmwar...
 
Pooja Sharma_CV_Remake
Pooja Sharma_CV_RemakePooja Sharma_CV_Remake
Pooja Sharma_CV_Remake
 
My resume
My resumeMy resume
My resume
 
Anoop Venugopal (1)
Anoop Venugopal (1)Anoop Venugopal (1)
Anoop Venugopal (1)
 
Sajeeth Resume
Sajeeth ResumeSajeeth Resume
Sajeeth Resume
 
Revathi_Resume__2.6
Revathi_Resume__2.6Revathi_Resume__2.6
Revathi_Resume__2.6
 
Vinod_CV
Vinod_CVVinod_CV
Vinod_CV
 
Quiz
QuizQuiz
Quiz
 
YOGENDRA KR SHARMA updated
YOGENDRA KR SHARMA updatedYOGENDRA KR SHARMA updated
YOGENDRA KR SHARMA updated
 
Priyanka resume
Priyanka resumePriyanka resume
Priyanka resume
 
Suresh 2.8yrs hcl
Suresh 2.8yrs hclSuresh 2.8yrs hcl
Suresh 2.8yrs hcl
 
Kanishka_Testing Trained
Kanishka_Testing TrainedKanishka_Testing Trained
Kanishka_Testing Trained
 
CV Rohith
CV RohithCV Rohith
CV Rohith
 

Viewers also liked

Fresher testing-resume-template
Fresher testing-resume-templateFresher testing-resume-template
Fresher testing-resume-templateShastry Aravind
 
Narmesh 3 yrs Manual testing resume
Narmesh 3 yrs Manual testing resumeNarmesh 3 yrs Manual testing resume
Narmesh 3 yrs Manual testing resumenarmesh enukurthi
 
Bhavana Singh_Manual Testing Resume
Bhavana Singh_Manual Testing ResumeBhavana Singh_Manual Testing Resume
Bhavana Singh_Manual Testing ResumeBhavana Singh
 
52892006 manual-testing-real-time
52892006 manual-testing-real-time52892006 manual-testing-real-time
52892006 manual-testing-real-timeSunil Pandey
 
Resume Shweta Subhedar Bhide
Resume Shweta Subhedar BhideResume Shweta Subhedar Bhide
Resume Shweta Subhedar BhideShwetaS
 
Manoj resume
Manoj resumeManoj resume
Manoj resumetekwissen
 
Niyati_Manual_Testing_ISTQB_Certified_Resume
Niyati_Manual_Testing_ISTQB_Certified_ResumeNiyati_Manual_Testing_ISTQB_Certified_Resume
Niyati_Manual_Testing_ISTQB_Certified_ResumeNiyati Madad
 
Manual Testing
Manual TestingManual Testing
Manual TestingG.C Reddy
 

Viewers also liked (11)

SriVidya resume
SriVidya resumeSriVidya resume
SriVidya resume
 
Aakash Tahlan
Aakash TahlanAakash Tahlan
Aakash Tahlan
 
Fresher testing-resume-template
Fresher testing-resume-templateFresher testing-resume-template
Fresher testing-resume-template
 
Narmesh 3 yrs Manual testing resume
Narmesh 3 yrs Manual testing resumeNarmesh 3 yrs Manual testing resume
Narmesh 3 yrs Manual testing resume
 
Bhavana Singh_Manual Testing Resume
Bhavana Singh_Manual Testing ResumeBhavana Singh_Manual Testing Resume
Bhavana Singh_Manual Testing Resume
 
Abhijeet resume
Abhijeet resumeAbhijeet resume
Abhijeet resume
 
52892006 manual-testing-real-time
52892006 manual-testing-real-time52892006 manual-testing-real-time
52892006 manual-testing-real-time
 
Resume Shweta Subhedar Bhide
Resume Shweta Subhedar BhideResume Shweta Subhedar Bhide
Resume Shweta Subhedar Bhide
 
Manoj resume
Manoj resumeManoj resume
Manoj resume
 
Niyati_Manual_Testing_ISTQB_Certified_Resume
Niyati_Manual_Testing_ISTQB_Certified_ResumeNiyati_Manual_Testing_ISTQB_Certified_Resume
Niyati_Manual_Testing_ISTQB_Certified_Resume
 
Manual Testing
Manual TestingManual Testing
Manual Testing
 

Similar to MANUAL TEST ENGINEER (20)

Electronics Engineer Resume Foramt
Electronics Engineer Resume ForamtElectronics Engineer Resume Foramt
Electronics Engineer Resume Foramt
 
Mahesh - Resume - Paypal
Mahesh - Resume - PaypalMahesh - Resume - Paypal
Mahesh - Resume - Paypal
 
Pavan kumar k
Pavan kumar kPavan kumar k
Pavan kumar k
 
uma resume
uma resumeuma resume
uma resume
 
Raviiii
RaviiiiRaviiii
Raviiii
 
Daya_CV
Daya_CVDaya_CV
Daya_CV
 
New resume 2years exp
New resume 2years expNew resume 2years exp
New resume 2years exp
 
Arul cv
Arul cvArul cv
Arul cv
 
Resume_Sunil_Kumara_KM
Resume_Sunil_Kumara_KMResume_Sunil_Kumara_KM
Resume_Sunil_Kumara_KM
 
Lasitha_Konara_CV
Lasitha_Konara_CVLasitha_Konara_CV
Lasitha_Konara_CV
 
Resume_balmukund
Resume_balmukundResume_balmukund
Resume_balmukund
 
Dhinakar raj
Dhinakar rajDhinakar raj
Dhinakar raj
 
TESTING
TESTINGTESTING
TESTING
 
Prakasha_Resume
Prakasha_ResumePrakasha_Resume
Prakasha_Resume
 
Deepti Sharma-Resume
Deepti Sharma-ResumeDeepti Sharma-Resume
Deepti Sharma-Resume
 
Ravinder_Pal_Singh_Resume_Latest
Ravinder_Pal_Singh_Resume_LatestRavinder_Pal_Singh_Resume_Latest
Ravinder_Pal_Singh_Resume_Latest
 
Amitav Mohapatra_Java
Amitav Mohapatra_JavaAmitav Mohapatra_Java
Amitav Mohapatra_Java
 
Hardik_VLSI_Resume
Hardik_VLSI_ResumeHardik_VLSI_Resume
Hardik_VLSI_Resume
 
Subodh_REsume_Networking_Engg
Subodh_REsume_Networking_EnggSubodh_REsume_Networking_Engg
Subodh_REsume_Networking_Engg
 
resume
resumeresume
resume
 

MANUAL TEST ENGINEER

  • 1. CURRICULUM VITAE SHARANLING MAJGE In brief I have: Good communication, hardworking skills, Patience in handling tough situations, Confidence of facing the challenges in an organization. Career Objective: To build a career in a professionally managed organization where I can work in teams and contribute to the organization through my sincere efforts and technical and managerial skills. Education Qualification:  M .Tech(VLSI Design and Embedded systems) From, Lingaraj Appa Engineering College Bidar, affiliated to VTU Belagavi, Karnataka with 75.70aggregate, in 2015.  BE (Electronics and communication Engineering) From, Rural Engineering College Bidar, affiliated to VTU Belagavi, Karnataka with 58.43% aggregate, in 2012.  PUC (PCMB) From, Vidya Independent PU Science College Bidar, affiliated to Department of pre- university education, Karnataka with 57.00% in 2007.  SSLC From, Sri Dattagiri Maharaj High School Bidar affiliated to Karnataka secondary education examination board with 80.32% in 2005. Certificationcourse: Certified course on Software Testing (Manual /Automation/Sql) and Agile course from Testing Campus, Bangalore in the year July- 2012 to July- 2013. #35,2nd floor, 22nd cross Govind raj nagar Vijay nagar Bangaluru- 560040 Contact No: 8951810421 Sharanling.majge92@gmail.com
  • 2. Work Experience: Area - Manual testing (software) and Automation Organization - Testing campus, Vijay Nagar, Bangalore Profile - As Intern Quality Assurance Engineer Period - From 1st July 2015 to 31st oct 2015 Technical Skills:  Software skills: Basic computer skills, MS office.  Operating Systems :Windows XP/2000/07, VxWorks (RTOS)  Knowledge of: SDLC (Software Development Life Cycle)  Software Developmental Model such as (Water fall model, Spiral model, Prototype model, V-model, Hybrid modeland Derived model…etc.)  Software Testing Types such as (White box testing , Black box testing, functional testing, Integration testing, System testing, Acceptance testing, Smoke testing, Exploratory testing, Adhoc testing, Compatibility testing, Globalization testing….etc.)  Root cause Analysis  Descriptive programming.  Test case design techniques  Defect Life cycle  SQL Project1:AUTOMATE A WEBSITE CRM (Customer Relationship Management Tool) Here, I have updated contents in the website called salesforce.com by changing the features in the site with the help of CMS (content management system) by constructing frame work. Project2:AUTOMATING A WEB APPLICATIONS Here, I have automated web applications by the help of CRM tool by constructing frame work and writing test cases. Ex: Gmail web application and air India web application etc. And also worked on banking application and train ticket booking applications to check the functionality of application while doing manual testing.
  • 3. Academic projects:  Project title:GSM based border security alert system by sing microcontroller AT89s52 Duration: 4 Months. Team Size: 2 Members. Hardware used:  Sensors circuit  ADC Module  GSM Modem  Microcontroller module  LCD module Software used:  Kiel microvision3  Preload  Embedded c for coding • It was an SMS alert system, where vibration sensors and camera were used to identify the unauthorized person entry into specified territory so that e-security can be achieved by wireless communication network with the help of GSM technology.  Project title:A novel SDR trans-receiver architecture for communication systems on FPGA Duration: 8 Months. Team Size: 1Members. Workedin VED LABS Bengaluru. Hardware used:  Intel Pentium IV Processor  Spartan III FPGA  Xilinx Spartan III FPGA development board  JTAG cable, Power supply Software used:  Operating System: Windows XP with SP2  Synthesis Tool: Xilinx 12.2.  Simulation Tool: Modelsim6.3c.  Language: Verilog • The SDR provides high processing capability, which means configurable higher data rates and modulation techniques. In this design, we are developing the whole QPSK Trans- receiver architecture using Verilog on Xilinx 13.4.
  • 4. • The primary target of the venture is to outline and create building design for SDR Based QPSK Transceiver framework and its execution on FPGA. Paperpublications: ‘A NOVEL SDR TRANS- RECEIVERARCHITECTURE FOR COMMUNICATION SYSTEMS ON FPGA’ IJRET: International Journal of Research in Engineering and Technology, eISSN: 2319- 1163 | pISSN: 2321-7308,Certificate ID 110417004_1, Volume: 04 Special Issue: 05 | NCATECS-2015 | May-2015, Available @ http://www.ijret.org Extracurricular Activities: • Interested in sports, reading newspaper, learning new technical skills and music. Achievements: • Participated in INTERNATIONAL CONFERENCE ON COMMUNICATIONCOMPUTATION, CONTROL AND NANO TEACHNOLOGY-2010 Personal Details: Father Name : Shivasharnappa Majge Mother Name : Sri devi Date ofBirth : 11/06/1989 Marital status : Single Nationality : Indian Mother Tongue : Kannada Languages known : English, Hindi & Kannada Permanent Address : Sharanling s/o Shivasharnappa Majge Plot no 61, OPP 17-4-225 ‘SHARAN KRUPE’,Mahesh Nagar Bidar -585403 Mobile No. : 8951810421 E-mail ID : sharanling.majge92@gmail.com I hereby certify that the above details are correct and complete to the best my knowledge and belief. Date: Place: Bangaluru (Sharanling Majge)